CHIP_EARLGREY_ASIC Synthesis Results

Sunday April 21 2024 07:02:48 UTC

GitHub Revision: 4fd94db59a
Foundry Revision: 5fc983b

Branch: cs_regression

Synthesis Tool: DC

Build Mode Flow Warnings Flow Errors Analyze Warnings Analyze Errors Elab Warnings Elab Errors Compile Warnings Compile Errors
default 145383 14 311 0 593 1 6168 5

Circuit Complexity in [kGE]

Instance Comb Buf/Inv Regs Logic Macros Total Logic [%] Macro [%] Total [%]
chip_earlgrey_asic 1279.5 88.1 999.9 2279.4 1838.3 4117.7 -- -- --
top_earlgrey 1272.7 -- 988.0 2260.7 1288.5 3549.2 99.2 % 70.1 % 86.2 %
top_earlgrey/u_adc_ctrl_aon 6.6 -- 10.4 17.0 0.00 17.0 0.7 % 0.0 % 0.4 %
top_earlgrey/u_aes 70.5 -- 43.1 113.6 0.00 113.6 5.0 % 0.0 % 2.8 %
top_earlgrey/u_alert_handler 36.2 -- 42.1 78.2 0.00 78.2 3.4 % 0.0 % 1.9 %
top_earlgrey/u_aon_timer_aon 4.4 -- 5.5 9.9 0.00 9.9 0.4 % 0.0 % 0.2 %
top_earlgrey/u_clkmgr_aon 5.7 -- 9.5 15.2 0.00 15.2 0.7 % 0.0 % 0.4 %
top_earlgrey/u_csrng 35.3 -- 84.7 120.0 0.00 120.0 5.3 % 0.0 % 2.9 %
top_earlgrey/u_edn0 8.3 -- 17.2 25.5 0.00 25.5 1.1 % 0.0 % 0.6 %
top_earlgrey/u_edn1 5.8 -- 11.6 17.3 0.00 17.3 0.8 % 0.0 % 0.4 %
top_earlgrey/u_entropy_src 48.3 -- 49.1 97.4 0.00 97.4 4.3 % 0.0 % 2.4 %
top_earlgrey/u_flash_ctrl 48.7 -- 43.6 92.2 0.00 92.2 4.0 % 0.0 % 2.2 %
top_earlgrey/u_gpio 3.1 -- 4.8 7.9 0.00 7.9 0.3 % 0.0 % 0.2 %
top_earlgrey/u_hmac 37.4 -- 33.4 70.8 0.00 70.8 3.1 % 0.0 % 1.7 %
top_earlgrey/u_i2c0 7.3 -- 7.7 15.0 0.00 15.0 0.7 % 0.0 % 0.4 %
top_earlgrey/u_i2c1 7.3 -- 7.7 15.0 0.00 15.0 0.7 % 0.0 % 0.4 %
top_earlgrey/u_i2c2 7.3 -- 7.7 15.0 0.00 15.0 0.7 % 0.0 % 0.4 %
top_earlgrey/u_keymgr 53.0 -- 34.5 87.5 0.00 87.5 3.8 % 0.0 % 2.1 %
top_earlgrey/u_kmac 275.6 -- 73.6 349.2 0.00 349.2 15.3 % 0.0 % 8.5 %
top_earlgrey/u_lc_ctrl 13.4 -- 14.0 27.4 0.00 27.4 1.2 % 0.0 % 0.7 %
top_earlgrey/u_otbn 196.1 -- 109.2 305.3 63.2 368.5 13.4 % 3.4 % 9.0 %
top_earlgrey/u_otp_ctrl 68.0 -- 50.2 118.2 284.7 402.8 5.2 % 15.5 % 9.8 %
top_earlgrey/u_pattgen 2.3 -- 4.3 6.6 0.00 6.6 0.3 % 0.0 % 0.2 %
top_earlgrey/u_pinmux_aon 28.8 -- 18.6 47.4 0.00 47.4 2.1 % 0.0 % 1.2 %
top_earlgrey/u_pwm_aon 11.4 -- 12.2 23.6 0.00 23.6 1.0 % 0.0 % 0.6 %
top_earlgrey/u_pwrmgr_aon 2.2 -- 2.7 4.9 0.00 4.9 0.2 % 0.0 % 0.1 %
top_earlgrey/u_rom_ctrl 10.7 -- 6.8 17.5 48.1 65.6 0.8 % 2.6 % 1.6 %
top_earlgrey/u_rstmgr_aon 6.8 -- 10.3 17.1 0.00 17.1 0.8 % 0.0 % 0.4 %
top_earlgrey/u_rv_core_ibex 125.9 -- 69.4 195.3 69.8 265.2 8.6 % 3.8 % 6.4 %
top_earlgrey/u_rv_dm 8.1 -- 7.9 16.0 0.00 16.0 0.7 % 0.0 % 0.4 %
top_earlgrey/u_rv_plic 10.1 -- 10.6 20.7 0.00 20.7 0.9 % 0.0 % 0.5 %
top_earlgrey/u_rv_timer 1.8 -- 1.6 3.4 0.00 3.4 0.1 % 0.0 % 0.1 %
top_earlgrey/u_sensor_ctrl_aon 1.7 -- 1.7 3.3 0.00 3.3 0.1 % 0.0 % 0.1 %
top_earlgrey/u_spi_device 19.3 -- 22.4 41.7 69.9 111.7 1.8 % 3.8 % 2.7 %
top_earlgrey/u_spi_host0 9.7 -- 35.6 45.3 0.00 45.3 2.0 % 0.0 % 1.1 %
top_earlgrey/u_spi_host1 9.7 -- 35.6 45.3 0.00 45.3 2.0 % 0.0 % 1.1 %
top_earlgrey/u_sram_ctrl_main 14.3 -- 6.0 20.2 724.3 744.5 0.9 % 39.4 % 18.1 %
top_earlgrey/u_sram_ctrl_ret_aon 9.5 -- 5.2 14.7 28.4 43.1 0.6 % 1.5 % 1.0 %
top_earlgrey/u_sysrst_ctrl_aon 10.4 -- 15.3 25.7 0.00 25.7 1.1 % 0.0 % 0.6 %
top_earlgrey/u_uart0 3.2 -- 7.6 10.8 0.00 10.8 0.5 % 0.0 % 0.3 %
top_earlgrey/u_uart1 3.2 -- 7.6 10.8 0.00 10.8 0.5 % 0.0 % 0.3 %
top_earlgrey/u_uart2 3.2 -- 7.6 10.8 0.00 10.8 0.5 % 0.0 % 0.3 %
top_earlgrey/u_uart3 3.2 -- 7.6 10.8 0.00 10.8 0.5 % 0.0 % 0.3 %
top_earlgrey/u_usbdev 7.0 -- 8.5 15.5 0.00 15.5 0.7 % 0.0 % 0.4 %
top_earlgrey/u_xbar_main 27.1 -- 23.2 50.3 0.00 50.3 2.2 % 0.0 % 1.2 %
top_earlgrey/u_xbar_peri 5.1 -- 0.14 5.2 0.00 5.2 0.2 % 0.0 % 0.1 %
u_ast 5.8 -- 11.9 17.7 0.00 17.7 0.8 % 0.0 % 0.4 %
u_padring 0.95 -- 0.00 0.95 549.9 550.8 0.0 % 29.9 % 13.4 %
u_prim_usb_diff_rx 0.01 -- 0.00 0.01 0.00 0.01 0.0 % 0.0 % 0.0 %

Timing in [ns]

Path Group Period WNS TNS
AON_CLK 4750.0 0.00 0.00
AST_EXT_CLK 19.8 0.00 0.00
IO_CLK 9.9 0.00 0.00
IO_DIV2_CLK 19.8 0.00 0.00
IO_DIV4_CLK 39.6 0.00 0.00
JTAG_TCK 31.6 0.00 0.00
LC_JTAG_TCK 31.6 0.00 0.00
MAIN_CLK 8.5 -322.02 -322.02
RV_JTAG_TCK 31.6 0.00 0.00
SPI_DEV_FAST_PASS_CLK 25.0 0.00 0.00
SPI_DEV_FAST_PASS_CSB_CLK 50.0 0.00 0.00
SPI_DEV_FAST_PASS_IN_CLK 25.0 0.00 0.00
SPI_DEV_FAST_PASS_OUT_CLK 25.0 0.00 0.00
SPI_DEV_HC_CLK 40.0 0.00 0.00
SPI_DEV_HC_CSB_CLK 80.0 0.00 0.00
SPI_DEV_HC_IN_CLK 40.0 0.00 0.00
SPI_DEV_HC_OUT_CLK 40.0 0.00 0.00
SPI_DEV_SLOW_PASS_CLK 40.0 0.00 0.00
SPI_DEV_SLOW_PASS_CSB_CLK 80.0 0.00 0.00
SPI_DEV_SLOW_PASS_IN_CLK 40.0 0.00 0.00
SPI_DEV_SLOW_PASS_OUT_CLK 40.0 0.00 0.00
SPI_HOST_CLK 19.8 0.00 0.00
SPI_HOST_FAST_PASS_CLK 25.0 0.00 0.00
SPI_HOST_SLOW_PASS_CLK 40.0 0.00 0.00
SPI_TPM_CLK 40.0 0.00 0.00
SPI_TPM_IN_CLK 40.0 0.00 0.00
SPI_TPM_OUT_CLK 40.0 0.00 0.00
USB_CLK 19.8 0.00 0.00
default -- -0.43 -0.43

Power Estimates in [mW]

Network Internal Leakage Total
85.5 / 96.5 % 3.1 / 3.5 % 0.03 / 0.0 % 88.7

Past Results