dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2691 1 T4 5 T5 3 T16 2
auto[1] 287 1 T4 11 T130 3 T147 6



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 76 1 T25 1 T148 1 T116 1
auto[134217728:268435455] 96 1 T4 2 T40 1 T24 1
auto[268435456:402653183] 80 1 T40 1 T192 1 T130 1
auto[402653184:536870911] 97 1 T192 1 T25 3 T102 1
auto[536870912:671088639] 101 1 T5 1 T43 1 T130 1
auto[671088640:805306367] 82 1 T43 1 T102 1 T44 1
auto[805306368:939524095] 90 1 T39 1 T192 1 T25 1
auto[939524096:1073741823] 96 1 T25 1 T147 1 T36 1
auto[1073741824:1207959551] 103 1 T25 1 T44 1 T201 1
auto[1207959552:1342177279] 90 1 T43 1 T25 1 T147 1
auto[1342177280:1476395007] 87 1 T4 1 T40 1 T25 3
auto[1476395008:1610612735] 95 1 T23 1 T148 1 T195 1
auto[1610612736:1744830463] 88 1 T4 2 T130 1 T131 1
auto[1744830464:1879048191] 89 1 T5 1 T43 2 T47 1
auto[1879048192:2013265919] 92 1 T130 1 T102 1 T147 1
auto[2013265920:2147483647] 80 1 T4 4 T192 1 T25 1
auto[2147483648:2281701375] 85 1 T16 1 T25 4 T131 1
auto[2281701376:2415919103] 93 1 T4 1 T23 1 T101 1
auto[2415919104:2550136831] 115 1 T101 1 T25 1 T44 1
auto[2550136832:2684354559] 86 1 T130 1 T148 1 T201 2
auto[2684354560:2818572287] 112 1 T40 1 T43 1 T25 3
auto[2818572288:2952790015] 106 1 T4 1 T16 1 T25 3
auto[2952790016:3087007743] 85 1 T4 1 T43 1 T148 1
auto[3087007744:3221225471] 87 1 T23 1 T25 3 T130 1
auto[3221225472:3355443199] 94 1 T4 1 T49 1 T432 1
auto[3355443200:3489660927] 110 1 T130 2 T115 1 T148 1
auto[3489660928:3623878655] 90 1 T39 1 T43 3 T25 3
auto[3623878656:3758096383] 96 1 T25 2 T102 1 T147 1
auto[3758096384:3892314111] 107 1 T4 1 T5 1 T130 1
auto[3892314112:4026531839] 102 1 T43 3 T25 1 T47 2
auto[4026531840:4160749567] 100 1 T4 2 T39 1 T40 1
auto[4160749568:4294967295] 68 1 T39 1 T25 1 T130 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 66 1 T25 1 T116 1 T136 4
auto[0:134217727] auto[1] 10 1 T148 1 T272 1 T107 1
auto[134217728:268435455] auto[0] 91 1 T4 1 T40 1 T24 1
auto[134217728:268435455] auto[1] 5 1 T4 1 T272 1 T305 1
auto[268435456:402653183] auto[0] 71 1 T40 1 T192 1 T130 1
auto[268435456:402653183] auto[1] 9 1 T147 1 T135 1 T395 1
auto[402653184:536870911] auto[0] 88 1 T192 1 T25 3 T102 1
auto[402653184:536870911] auto[1] 9 1 T277 1 T395 2 T426 1
auto[536870912:671088639] auto[0] 91 1 T5 1 T43 1 T130 1
auto[536870912:671088639] auto[1] 10 1 T147 1 T134 1 T136 1
auto[671088640:805306367] auto[0] 75 1 T43 1 T102 1 T44 1
auto[671088640:805306367] auto[1] 7 1 T147 1 T395 1 T359 1
auto[805306368:939524095] auto[0] 87 1 T39 1 T192 1 T25 1
auto[805306368:939524095] auto[1] 3 1 T134 1 T247 1 T135 1
auto[939524096:1073741823] auto[0] 87 1 T25 1 T147 1 T36 1
auto[939524096:1073741823] auto[1] 9 1 T247 1 T136 2 T305 1
auto[1073741824:1207959551] auto[0] 99 1 T25 1 T44 1 T201 1
auto[1073741824:1207959551] auto[1] 4 1 T305 1 T390 1 T430 1
auto[1207959552:1342177279] auto[0] 78 1 T43 1 T25 1 T147 1
auto[1207959552:1342177279] auto[1] 12 1 T272 1 T200 2 T107 2
auto[1342177280:1476395007] auto[0] 76 1 T40 1 T25 3 T47 1
auto[1342177280:1476395007] auto[1] 11 1 T4 1 T148 1 T272 1
auto[1476395008:1610612735] auto[0] 89 1 T23 1 T148 1 T195 1
auto[1476395008:1610612735] auto[1] 6 1 T272 1 T248 1 T390 1
auto[1610612736:1744830463] auto[0] 81 1 T130 1 T131 1 T148 1
auto[1610612736:1744830463] auto[1] 7 1 T4 2 T272 1 T248 1
auto[1744830464:1879048191] auto[0] 84 1 T5 1 T43 2 T47 1
auto[1744830464:1879048191] auto[1] 5 1 T272 1 T393 1 T295 1
auto[1879048192:2013265919] auto[0] 83 1 T130 1 T102 1 T201 1
auto[1879048192:2013265919] auto[1] 9 1 T147 1 T272 2 T377 1
auto[2013265920:2147483647] auto[0] 69 1 T192 1 T25 1 T131 1
auto[2013265920:2147483647] auto[1] 11 1 T4 4 T148 1 T135 1
auto[2147483648:2281701375] auto[0] 78 1 T16 1 T25 4 T131 1
auto[2147483648:2281701375] auto[1] 7 1 T277 1 T377 1 T300 1
auto[2281701376:2415919103] auto[0] 85 1 T4 1 T23 1 T101 1
auto[2281701376:2415919103] auto[1] 8 1 T134 1 T248 1 T393 1
auto[2415919104:2550136831] auto[0] 104 1 T101 1 T25 1 T44 1
auto[2415919104:2550136831] auto[1] 11 1 T247 2 T300 1 T429 1
auto[2550136832:2684354559] auto[0] 77 1 T130 1 T201 2 T47 4
auto[2550136832:2684354559] auto[1] 9 1 T148 1 T239 1 T377 1
auto[2684354560:2818572287] auto[0] 106 1 T40 1 T43 1 T25 3
auto[2684354560:2818572287] auto[1] 6 1 T247 1 T429 1 T433 1
auto[2818572288:2952790015] auto[0] 90 1 T4 1 T16 1 T25 3
auto[2818572288:2952790015] auto[1] 16 1 T130 1 T147 1 T200 1
auto[2952790016:3087007743] auto[0] 77 1 T4 1 T43 1 T21 1
auto[2952790016:3087007743] auto[1] 8 1 T148 1 T134 1 T272 1
auto[3087007744:3221225471] auto[0] 72 1 T23 1 T25 3 T130 1
auto[3087007744:3221225471] auto[1] 15 1 T134 1 T247 2 T200 1
auto[3221225472:3355443199] auto[0] 84 1 T49 1 T432 1 T199 1
auto[3221225472:3355443199] auto[1] 10 1 T4 1 T200 1 T426 1
auto[3355443200:3489660927] auto[0] 95 1 T115 1 T47 2 T36 1
auto[3355443200:3489660927] auto[1] 15 1 T130 2 T148 1 T247 2
auto[3489660928:3623878655] auto[0] 79 1 T39 1 T43 3 T25 3
auto[3489660928:3623878655] auto[1] 11 1 T393 2 T107 1 T295 1
auto[3623878656:3758096383] auto[0] 85 1 T25 2 T102 1 T148 2
auto[3623878656:3758096383] auto[1] 11 1 T147 1 T148 1 T134 1
auto[3758096384:3892314111] auto[0] 98 1 T4 1 T5 1 T130 1
auto[3758096384:3892314111] auto[1] 9 1 T134 1 T272 1 T273 1
auto[3892314112:4026531839] auto[0] 88 1 T43 3 T25 1 T47 2
auto[3892314112:4026531839] auto[1] 14 1 T248 2 T393 1 T305 1
auto[4026531840:4160749567] auto[0] 94 1 T39 1 T40 1 T25 1
auto[4026531840:4160749567] auto[1] 6 1 T4 2 T200 1 T393 1
auto[4160749568:4294967295] auto[0] 64 1 T39 1 T25 1 T130 1
auto[4160749568:4294967295] auto[1] 4 1 T107 1 T425 1 T433 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%