Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T7,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T6,T7,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T6,T7,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T6,T7,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T8,T1,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T6,T7,T8 |
0 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T6,T7,T8 |
0 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
190158180 |
0 |
0 |
T1 |
5311965 |
176922 |
0 |
0 |
T2 |
1113453 |
17465 |
0 |
0 |
T3 |
266731 |
9126 |
0 |
0 |
T4 |
986838 |
33065 |
0 |
0 |
T5 |
1343517 |
53571 |
0 |
0 |
T6 |
6040 |
183 |
0 |
0 |
T7 |
19556 |
510 |
0 |
0 |
T8 |
1231788 |
18038 |
0 |
0 |
T9 |
2422602 |
104356 |
0 |
0 |
T11 |
0 |
66977 |
0 |
0 |
T26 |
506345 |
1392 |
0 |
0 |
T27 |
591997 |
19925 |
0 |
0 |
T28 |
680800 |
3547 |
0 |
0 |
T33 |
0 |
527 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
812448500 |
803678450 |
0 |
0 |
T1 |
23050 |
1275 |
0 |
0 |
T2 |
2525 |
150 |
0 |
0 |
T3 |
2300 |
425 |
0 |
0 |
T4 |
23800 |
3750 |
0 |
0 |
T6 |
3000 |
1075 |
0 |
0 |
T7 |
2175 |
225 |
0 |
0 |
T8 |
2725 |
125 |
0 |
0 |
T26 |
2225 |
150 |
0 |
0 |
T27 |
1850 |
175 |
0 |
0 |
T28 |
1475 |
125 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
208496 |
0 |
0 |
T1 |
5311965 |
228 |
0 |
0 |
T2 |
1113453 |
2 |
0 |
0 |
T3 |
266731 |
25 |
0 |
0 |
T4 |
986838 |
232 |
0 |
0 |
T5 |
1343517 |
122 |
0 |
0 |
T6 |
6040 |
2 |
0 |
0 |
T7 |
19556 |
2 |
0 |
0 |
T8 |
107112 |
2 |
0 |
0 |
T9 |
2422602 |
249 |
0 |
0 |
T10 |
0 |
42 |
0 |
0 |
T11 |
1927506 |
413 |
0 |
0 |
T12 |
0 |
21 |
0 |
0 |
T26 |
506345 |
2 |
0 |
0 |
T27 |
591997 |
2 |
0 |
0 |
T28 |
680800 |
2 |
0 |
0 |
T31 |
0 |
132 |
0 |
0 |
T32 |
0 |
233 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5773875 |
5753175 |
0 |
0 |
T2 |
1210275 |
1161775 |
0 |
0 |
T3 |
289925 |
228100 |
0 |
0 |
T4 |
1072650 |
1051925 |
0 |
0 |
T6 |
75500 |
73200 |
0 |
0 |
T7 |
244450 |
242700 |
0 |
0 |
T8 |
1338900 |
1203075 |
0 |
0 |
T26 |
550375 |
547900 |
0 |
0 |
T27 |
643475 |
530825 |
0 |
0 |
T28 |
740000 |
738075 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 54 | 0 | 0 | |
ALWAYS | 60 | 5 | 4 | 80.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 7 | 7 | 100.00 |
CONT_ASSIGN | 139 | 0 | 0 | |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
|
unreachable |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
|
unreachable |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
|
unreachable |
113 |
|
unreachable |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
|
unreachable |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 6 | 46.15 |
Logical | 13 | 6 | 46.15 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
60 |
3 |
2 |
66.67 |
IF |
104 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T13,T14,T15 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 54 | 0 | 0 | |
ALWAYS | 60 | 5 | 4 | 80.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 7 | 7 | 100.00 |
CONT_ASSIGN | 139 | 0 | 0 | |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
|
unreachable |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
|
unreachable |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
|
unreachable |
113 |
|
unreachable |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
|
unreachable |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 6 | 46.15 |
Logical | 13 | 6 | 46.15 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
60 |
3 |
2 |
66.67 |
IF |
104 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T13,T14,T15 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T14,T15 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
64629841 |
0 |
0 |
T1 |
230955 |
7990 |
0 |
0 |
T2 |
48411 |
783 |
0 |
0 |
T3 |
11597 |
314 |
0 |
0 |
T4 |
42906 |
1409 |
0 |
0 |
T5 |
63977 |
5033 |
0 |
0 |
T8 |
53556 |
667 |
0 |
0 |
T9 |
115362 |
5718 |
0 |
0 |
T11 |
0 |
3197 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
787 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
19 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
67162 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
9 |
0 |
0 |
T9 |
115362 |
11 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
34100099 |
0 |
0 |
T1 |
230955 |
8005 |
0 |
0 |
T2 |
48411 |
636 |
0 |
0 |
T3 |
11597 |
317 |
0 |
0 |
T4 |
42906 |
1484 |
0 |
0 |
T5 |
63977 |
761 |
0 |
0 |
T8 |
53556 |
636 |
0 |
0 |
T9 |
115362 |
4920 |
0 |
0 |
T11 |
0 |
3235 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
761 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
7 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38836 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
2 |
0 |
0 |
T9 |
115362 |
12 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
0 |
19 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
15757699 |
0 |
0 |
T1 |
230955 |
8005 |
0 |
0 |
T2 |
48411 |
707 |
0 |
0 |
T3 |
11597 |
310 |
0 |
0 |
T4 |
42906 |
1452 |
0 |
0 |
T5 |
63977 |
2496 |
0 |
0 |
T8 |
53556 |
639 |
0 |
0 |
T9 |
115362 |
3066 |
0 |
0 |
T11 |
0 |
3190 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
791 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
35 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18351 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
6 |
0 |
0 |
T9 |
115362 |
7 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
16 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T7,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T6,T7,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T7,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T6,T7,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T6,T7,T8 |
0 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T6,T7,T8 |
0 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12495579 |
0 |
0 |
T1 |
230955 |
8504 |
0 |
0 |
T2 |
48411 |
2144 |
0 |
0 |
T3 |
11597 |
690 |
0 |
0 |
T4 |
42906 |
1607 |
0 |
0 |
T6 |
3020 |
100 |
0 |
0 |
T7 |
9778 |
254 |
0 |
0 |
T8 |
53556 |
2192 |
0 |
0 |
T26 |
22015 |
695 |
0 |
0 |
T27 |
25739 |
1825 |
0 |
0 |
T28 |
29600 |
1763 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14614 |
0 |
0 |
T1 |
230955 |
11 |
0 |
0 |
T2 |
48411 |
1 |
0 |
0 |
T3 |
11597 |
2 |
0 |
0 |
T4 |
42906 |
11 |
0 |
0 |
T6 |
3020 |
1 |
0 |
0 |
T7 |
9778 |
1 |
0 |
0 |
T8 |
53556 |
1 |
0 |
0 |
T26 |
22015 |
1 |
0 |
0 |
T27 |
25739 |
1 |
0 |
0 |
T28 |
29600 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T7,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T6,T7,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T6,T7,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T6,T7,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T6,T7,T8 |
0 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T6,T7,T8 |
0 |
0 |
1 |
Covered |
T6,T7,T8 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
12581700 |
0 |
0 |
T1 |
230955 |
8643 |
0 |
0 |
T2 |
48411 |
2264 |
0 |
0 |
T3 |
11597 |
745 |
0 |
0 |
T4 |
42906 |
1538 |
0 |
0 |
T6 |
3020 |
83 |
0 |
0 |
T7 |
9778 |
256 |
0 |
0 |
T8 |
53556 |
2210 |
0 |
0 |
T26 |
22015 |
697 |
0 |
0 |
T27 |
25739 |
1857 |
0 |
0 |
T28 |
29600 |
1784 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14605 |
0 |
0 |
T1 |
230955 |
11 |
0 |
0 |
T2 |
48411 |
1 |
0 |
0 |
T3 |
11597 |
2 |
0 |
0 |
T4 |
42906 |
11 |
0 |
0 |
T6 |
3020 |
1 |
0 |
0 |
T7 |
9778 |
1 |
0 |
0 |
T8 |
53556 |
1 |
0 |
0 |
T26 |
22015 |
1 |
0 |
0 |
T27 |
25739 |
1 |
0 |
0 |
T28 |
29600 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2073228 |
0 |
0 |
T1 |
230955 |
7831 |
0 |
0 |
T2 |
48411 |
655 |
0 |
0 |
T3 |
11597 |
355 |
0 |
0 |
T4 |
42906 |
1522 |
0 |
0 |
T5 |
63977 |
1696 |
0 |
0 |
T8 |
53556 |
663 |
0 |
0 |
T9 |
115362 |
4590 |
0 |
0 |
T11 |
0 |
3168 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
795 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2162 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
4 |
0 |
0 |
T9 |
115362 |
11 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
19 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
15 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1948999 |
0 |
0 |
T1 |
230955 |
6920 |
0 |
0 |
T2 |
48411 |
651 |
0 |
0 |
T3 |
11597 |
361 |
0 |
0 |
T4 |
42906 |
1413 |
0 |
0 |
T5 |
63977 |
4836 |
0 |
0 |
T8 |
53556 |
622 |
0 |
0 |
T9 |
115362 |
4270 |
0 |
0 |
T11 |
0 |
3176 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
775 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
23 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2027 |
0 |
0 |
T1 |
230955 |
9 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
11 |
0 |
0 |
T9 |
115362 |
10 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1947269 |
0 |
0 |
T1 |
230955 |
7311 |
0 |
0 |
T2 |
48411 |
546 |
0 |
0 |
T3 |
11597 |
431 |
0 |
0 |
T4 |
42906 |
1390 |
0 |
0 |
T5 |
63977 |
736 |
0 |
0 |
T8 |
53556 |
678 |
0 |
0 |
T9 |
115362 |
4627 |
0 |
0 |
T11 |
0 |
3208 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
773 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
59 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2021 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
2 |
0 |
0 |
T9 |
115362 |
11 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1950940 |
0 |
0 |
T1 |
230955 |
7581 |
0 |
0 |
T2 |
48411 |
673 |
0 |
0 |
T3 |
11597 |
424 |
0 |
0 |
T4 |
42906 |
1397 |
0 |
0 |
T5 |
63977 |
1168 |
0 |
0 |
T8 |
53556 |
622 |
0 |
0 |
T9 |
115362 |
6901 |
0 |
0 |
T11 |
0 |
3247 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
789 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
45 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2056 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
3 |
0 |
0 |
T9 |
115362 |
17 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1957012 |
0 |
0 |
T1 |
230955 |
6713 |
0 |
0 |
T2 |
48411 |
682 |
0 |
0 |
T3 |
11597 |
381 |
0 |
0 |
T4 |
42906 |
1337 |
0 |
0 |
T5 |
63977 |
3553 |
0 |
0 |
T8 |
53556 |
654 |
0 |
0 |
T9 |
115362 |
5053 |
0 |
0 |
T11 |
0 |
3129 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
749 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2047 |
0 |
0 |
T1 |
230955 |
9 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
8 |
0 |
0 |
T9 |
115362 |
12 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
19 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T32 |
0 |
14 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1944959 |
0 |
0 |
T1 |
230955 |
7828 |
0 |
0 |
T2 |
48411 |
640 |
0 |
0 |
T3 |
11597 |
337 |
0 |
0 |
T4 |
42906 |
1366 |
0 |
0 |
T5 |
63977 |
1139 |
0 |
0 |
T8 |
53556 |
634 |
0 |
0 |
T9 |
115362 |
5879 |
0 |
0 |
T11 |
0 |
3085 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
751 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
21 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2035 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
3 |
0 |
0 |
T9 |
115362 |
14 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1956974 |
0 |
0 |
T1 |
230955 |
7706 |
0 |
0 |
T2 |
48411 |
700 |
0 |
0 |
T3 |
11597 |
335 |
0 |
0 |
T4 |
42906 |
1460 |
0 |
0 |
T5 |
63977 |
4500 |
0 |
0 |
T8 |
53556 |
628 |
0 |
0 |
T9 |
115362 |
739 |
0 |
0 |
T11 |
0 |
3245 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
765 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
15 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2055 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
10 |
0 |
0 |
T9 |
115362 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T32 |
0 |
14 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1958011 |
0 |
0 |
T1 |
230955 |
8225 |
0 |
0 |
T2 |
48411 |
717 |
0 |
0 |
T3 |
11597 |
366 |
0 |
0 |
T4 |
42906 |
1486 |
0 |
0 |
T5 |
63977 |
2078 |
0 |
0 |
T8 |
53556 |
671 |
0 |
0 |
T9 |
115362 |
5837 |
0 |
0 |
T11 |
0 |
3329 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
793 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2045 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
5 |
0 |
0 |
T9 |
115362 |
14 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2033079 |
0 |
0 |
T1 |
230955 |
7630 |
0 |
0 |
T2 |
48411 |
588 |
0 |
0 |
T3 |
11597 |
415 |
0 |
0 |
T4 |
42906 |
1350 |
0 |
0 |
T5 |
63977 |
2083 |
0 |
0 |
T8 |
53556 |
648 |
0 |
0 |
T9 |
115362 |
2596 |
0 |
0 |
T11 |
0 |
3329 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
799 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
17 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2161 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
5 |
0 |
0 |
T9 |
115362 |
6 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
13 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1936919 |
0 |
0 |
T1 |
230955 |
7797 |
0 |
0 |
T2 |
48411 |
644 |
0 |
0 |
T3 |
11597 |
291 |
0 |
0 |
T4 |
42906 |
1488 |
0 |
0 |
T5 |
63977 |
2501 |
0 |
0 |
T8 |
53556 |
656 |
0 |
0 |
T9 |
115362 |
8164 |
0 |
0 |
T11 |
0 |
3261 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
765 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
47 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2056 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
6 |
0 |
0 |
T9 |
115362 |
20 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
13 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1909850 |
0 |
0 |
T1 |
230955 |
7682 |
0 |
0 |
T2 |
48411 |
693 |
0 |
0 |
T3 |
11597 |
300 |
0 |
0 |
T4 |
42906 |
1434 |
0 |
0 |
T5 |
63977 |
384 |
0 |
0 |
T8 |
53556 |
642 |
0 |
0 |
T9 |
115362 |
7319 |
0 |
0 |
T11 |
0 |
3118 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
757 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
37 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2039 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
1 |
0 |
0 |
T9 |
115362 |
18 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
19 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1897461 |
0 |
0 |
T1 |
230955 |
7373 |
0 |
0 |
T2 |
48411 |
603 |
0 |
0 |
T3 |
11597 |
471 |
0 |
0 |
T4 |
42906 |
1386 |
0 |
0 |
T5 |
63977 |
3945 |
0 |
0 |
T8 |
53556 |
644 |
0 |
0 |
T9 |
115362 |
4981 |
0 |
0 |
T11 |
0 |
2876 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
753 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
39 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2027 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
9 |
0 |
0 |
T9 |
115362 |
12 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
18 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1950744 |
0 |
0 |
T1 |
230955 |
6731 |
0 |
0 |
T2 |
48411 |
690 |
0 |
0 |
T3 |
11597 |
387 |
0 |
0 |
T4 |
42906 |
1404 |
0 |
0 |
T5 |
63977 |
4466 |
0 |
0 |
T8 |
53556 |
657 |
0 |
0 |
T9 |
115362 |
4271 |
0 |
0 |
T11 |
0 |
3117 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
807 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
49 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2062 |
0 |
0 |
T1 |
230955 |
9 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
10 |
0 |
0 |
T9 |
115362 |
10 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
19 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
9 |
0 |
0 |
T32 |
0 |
14 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1915523 |
0 |
0 |
T1 |
230955 |
7990 |
0 |
0 |
T2 |
48411 |
23 |
0 |
0 |
T3 |
11597 |
278 |
0 |
0 |
T4 |
42906 |
1482 |
0 |
0 |
T5 |
63977 |
796 |
0 |
0 |
T8 |
53556 |
638 |
0 |
0 |
T9 |
115362 |
2070 |
0 |
0 |
T11 |
0 |
3175 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
761 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2042 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
2 |
0 |
0 |
T9 |
115362 |
5 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1924268 |
0 |
0 |
T1 |
230955 |
7904 |
0 |
0 |
T2 |
48411 |
641 |
0 |
0 |
T3 |
11597 |
457 |
0 |
0 |
T4 |
42906 |
1430 |
0 |
0 |
T5 |
63977 |
797 |
0 |
0 |
T8 |
53556 |
618 |
0 |
0 |
T9 |
115362 |
5815 |
0 |
0 |
T11 |
0 |
3296 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
779 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
43 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2058 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
2 |
0 |
0 |
T9 |
115362 |
14 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1939232 |
0 |
0 |
T1 |
230955 |
7845 |
0 |
0 |
T2 |
48411 |
615 |
0 |
0 |
T3 |
11597 |
356 |
0 |
0 |
T4 |
42906 |
1433 |
0 |
0 |
T5 |
63977 |
3047 |
0 |
0 |
T8 |
53556 |
676 |
0 |
0 |
T9 |
115362 |
5297 |
0 |
0 |
T11 |
0 |
3258 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
773 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
29 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2072 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
7 |
0 |
0 |
T9 |
115362 |
13 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1427067 |
0 |
0 |
T1 |
230955 |
7977 |
0 |
0 |
T2 |
48411 |
616 |
0 |
0 |
T3 |
11597 |
440 |
0 |
0 |
T4 |
42906 |
1373 |
0 |
0 |
T5 |
63977 |
3047 |
0 |
0 |
T8 |
53556 |
674 |
0 |
0 |
T9 |
115362 |
6902 |
0 |
0 |
T11 |
0 |
3115 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
777 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1526 |
0 |
0 |
T1 |
230955 |
10 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
7 |
0 |
0 |
T9 |
115362 |
17 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
19 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T1,T2 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T8,T1,T2 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T8,T1,T3 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T8,T1,T2 |
1 | 1 | Covered | T1,T3,T4 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T7,T8 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T6,T7,T8 |
0 |
1 |
- |
Covered |
T8,T1,T2 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
17921727 |
0 |
0 |
T1 |
230955 |
6731 |
0 |
0 |
T2 |
48411 |
554 |
0 |
0 |
T3 |
11597 |
365 |
0 |
0 |
T4 |
42906 |
1424 |
0 |
0 |
T5 |
63977 |
4509 |
0 |
0 |
T8 |
53556 |
669 |
0 |
0 |
T9 |
115362 |
5341 |
0 |
0 |
T11 |
0 |
3223 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
743 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
32497940 |
32147138 |
0 |
0 |
T1 |
922 |
51 |
0 |
0 |
T2 |
101 |
6 |
0 |
0 |
T3 |
92 |
17 |
0 |
0 |
T4 |
952 |
150 |
0 |
0 |
T6 |
120 |
43 |
0 |
0 |
T7 |
87 |
9 |
0 |
0 |
T8 |
109 |
5 |
0 |
0 |
T26 |
89 |
6 |
0 |
0 |
T27 |
74 |
7 |
0 |
0 |
T28 |
59 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
20437 |
0 |
0 |
T1 |
230955 |
9 |
0 |
0 |
T2 |
48411 |
0 |
0 |
0 |
T3 |
11597 |
1 |
0 |
0 |
T4 |
42906 |
10 |
0 |
0 |
T5 |
63977 |
10 |
0 |
0 |
T9 |
115362 |
13 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
91786 |
20 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T26 |
22015 |
0 |
0 |
0 |
T27 |
25739 |
0 |
0 |
0 |
T28 |
29600 |
0 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
0 |
13 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
230955 |
230127 |
0 |
0 |
T2 |
48411 |
46471 |
0 |
0 |
T3 |
11597 |
9124 |
0 |
0 |
T4 |
42906 |
42077 |
0 |
0 |
T6 |
3020 |
2928 |
0 |
0 |
T7 |
9778 |
9708 |
0 |
0 |
T8 |
53556 |
48123 |
0 |
0 |
T26 |
22015 |
21916 |
0 |
0 |
T27 |
25739 |
21233 |
0 |
0 |
T28 |
29600 |
29523 |
0 |
0 |