dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26081 1 T1 2 T2 159 T3 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22681 1 T1 2 T2 159 T3 1
auto[ADC_CTRL_FILTER_COND_OUT] 3400 1 T9 2 T12 17 T15 21



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20522 1 T2 159 T5 1 T8 125
auto[1] 5559 1 T1 2 T3 1 T4 13



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21936 1 T1 2 T2 159 T3 1
auto[1] 4145 1 T4 7 T6 15 T9 30



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 30 1 T255 30 - - - -
values[0] 90 1 T4 13 T148 4 T262 2
values[1] 623 1 T239 1 T19 25 T13 30
values[2] 626 1 T9 29 T15 10 T16 2
values[3] 797 1 T9 13 T14 33 T135 2
values[4] 2708 1 T1 2 T3 1 T6 17
values[5] 668 1 T12 17 T111 33 T31 9
values[6] 648 1 T9 2 T239 1 T13 1
values[7] 745 1 T15 21 T123 28 T258 22
values[8] 549 1 T5 1 T18 15 T122 23
values[9] 1069 1 T18 20 T239 1 T154 7
minimum 17528 1 T2 159 T8 125 T9 173



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 853 1 T4 13 T239 1 T19 25
values[1] 640 1 T135 1 T13 2 T144 5
values[2] 863 1 T9 42 T14 33 T15 10
values[3] 2520 1 T1 2 T3 1 T6 17
values[4] 744 1 T12 17 T111 33 T31 9
values[5] 658 1 T9 2 T15 21 T239 1
values[6] 753 1 T123 28 T258 22 T218 4
values[7] 552 1 T5 1 T18 35 T239 1
values[8] 703 1 T154 7 T139 1 T125 9
values[9] 223 1 T143 22 T258 21 T114 14
minimum 17572 1 T2 159 T8 125 T9 173



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22600 1 T1 2 T2 159 T3 1
auto[1] 3481 1 T4 5 T7 8 T9 14



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T4 6 T122 1 T144 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T239 1 T19 13 T13 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T13 1 T144 3 T218 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T135 1 T126 3 T240 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T9 19 T14 14 T15 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T16 1 T135 1 T151 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1267 1 T1 2 T3 1 T6 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T218 3 T173 1 T242 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T111 20 T237 15 T191 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T12 5 T31 7 T282 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T145 1 T127 8 T250 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T9 1 T15 12 T239 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T123 4 T115 1 T146 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T258 16 T218 3 T155 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T5 1 T18 6 T123 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T18 6 T239 1 T122 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T154 7 T203 1 T124 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T139 1 T125 9 T141 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T143 10 T281 1 T326 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T258 15 T114 14 T148 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17376 1 T2 159 T8 125 T9 167
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T112 10 T55 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T4 7 T122 17 T258 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T19 12 T13 16 T112 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T13 1 T144 2 T218 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T240 10 T153 9 T247 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T9 23 T14 19 T15 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T16 1 T151 12 T113 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1022 1 T6 15 T10 12 T132 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T218 1 T263 10 T327 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T111 13 T237 14 T191 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T12 12 T31 2 T282 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T127 6 T250 16 T130 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T9 1 T15 9 T265 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T123 24 T115 7 T251 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T258 6 T218 1 T128 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T18 9 T123 8 T124 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T18 14 T122 10 T143 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T203 1 T117 4 T247 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T128 8 T192 4 T246 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T143 12 T281 2 T208 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T258 6 T250 10 T255 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 178 1 T9 6 T10 1 T14 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T55 7 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T255 17 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T4 6 T148 4 T262 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T278 1 T55 1 T220 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T122 1 T144 1 T258 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T239 1 T19 13 T13 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T9 14 T15 1 T16 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T141 1 T112 1 T113 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T9 5 T14 14 T139 19
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T135 2 T117 1 T172 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1320 1 T1 2 T3 1 T6 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T16 1 T151 10 T126 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T111 20 T237 15 T145 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T12 5 T31 7 T218 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T191 4 T172 17 T173 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T9 1 T239 1 T13 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T123 4 T115 1 T127 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T15 12 T258 16 T218 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T5 1 T18 6 T124 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T122 13 T141 1 T142 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T154 7 T123 13 T203 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 328 1 T18 6 T239 1 T139 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17367 1 T2 159 T8 125 T9 167
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T255 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T4 7 T262 1 T46 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 31 1 T278 15 T55 7 T220 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T122 17 T258 7 T113 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T19 12 T13 16 T240 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T9 15 T15 9 T16 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T112 9 T113 13 T153 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T9 8 T14 19 T139 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T117 1 T119 2 T249 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1083 1 T6 15 T10 12 T132 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T16 1 T151 12 T127 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T111 13 T237 14 T116 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T12 12 T31 2 T218 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T191 7 T173 5 T250 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T9 1 T173 10 T265 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T123 24 T115 7 T127 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T15 9 T258 6 T218 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T18 9 T124 9 T328 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T122 10 T143 9 T113 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T123 8 T203 1 T143 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T18 14 T258 6 T128 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 161 1 T9 6 T10 1 T14 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 271 1 T4 8 T122 18 T144 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T239 1 T19 13 T13 17
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T13 2 T144 3 T218 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T135 1 T126 1 T240 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 331 1 T9 28 T14 25 T15 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T16 2 T135 1 T151 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1348 1 T1 2 T3 1 T6 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T218 4 T173 1 T242 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T111 15 T237 16 T191 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T12 13 T31 4 T282 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T145 1 T127 7 T250 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T9 2 T15 10 T239 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T123 26 T115 8 T146 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T258 7 T218 2 T155 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T5 1 T18 10 T123 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T18 15 T239 1 T122 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T154 1 T203 2 T124 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T139 1 T125 1 T141 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 59 1 T143 13 T281 3 T326 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T258 7 T114 1 T148 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17546 1 T2 159 T8 125 T9 173
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T112 1 T55 8 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T4 5 T258 6 T259 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T19 12 T13 13 T116 20
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T144 2 T118 5 T247 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T126 2 T153 2 T249 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T9 14 T14 8 T139 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T151 9 T126 12 T127 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 941 1 T7 8 T17 8 T134 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T242 8 T150 6 T327 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T111 18 T237 13 T191 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T12 4 T31 5 T248 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T127 7 T250 13 T130 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T15 11 T156 14 T114 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T123 2 T146 13 T120 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T258 15 T218 2 T128 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T18 5 T123 12 T117 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T18 5 T122 12 T143 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T154 6 T117 6 T247 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T125 8 T128 9 T146 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T143 9 T208 3 T74 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T258 14 T114 13 T148 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T183 8 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T112 9 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T255 14 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T4 8 T148 1 T262 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T278 16 T55 8 T220 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T122 18 T144 1 T258 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T239 1 T19 13 T13 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T9 17 T15 10 T16 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T141 1 T112 10 T113 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T9 11 T14 25 T139 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T135 2 T117 2 T172 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1414 1 T1 2 T3 1 T6 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T16 2 T151 13 T126 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T111 15 T237 16 T145 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T12 13 T31 4 T218 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T191 8 T172 1 T173 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T9 2 T239 1 T13 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T123 26 T115 8 T127 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T15 10 T258 7 T218 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T5 1 T18 10 T124 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T122 11 T141 1 T142 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 314 1 T154 1 T123 9 T203 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 326 1 T18 15 T239 1 T139 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17528 1 T2 159 T8 125 T9 173
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T255 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T4 5 T148 3 T329 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T220 3 T319 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T258 6 T259 10 T146 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T19 12 T13 13 T112 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T9 12 T144 2 T118 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T126 2 T153 2 T269 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T9 2 T14 8 T139 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T172 11 T119 8 T249 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 989 1 T7 8 T17 8 T134 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T151 9 T126 12 T127 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T111 18 T237 13 T116 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T12 4 T31 5 T242 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T191 3 T172 16 T173 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T156 14 T114 3 T173 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T123 2 T127 7 T146 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T15 11 T258 15 T218 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 52 1 T18 5 T267 2 T321 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T122 12 T143 9 T153 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T154 6 T123 12 T143 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T18 5 T125 8 T258 14



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22600 1 T1 2 T2 159 T3 1
auto[1] auto[0] 3481 1 T4 5 T7 8 T9 14

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%