Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=4,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T12,T14 |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T5 |
1 | - | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
177818303 |
0 |
0 |
T1 |
1149302 |
146961 |
0 |
0 |
T2 |
4263931 |
72850 |
0 |
0 |
T3 |
7970974 |
88031 |
0 |
0 |
T4 |
2792504 |
20620 |
0 |
0 |
T5 |
7793366 |
330619 |
0 |
0 |
T6 |
12117389 |
9790 |
0 |
0 |
T7 |
4987113 |
3557 |
0 |
0 |
T8 |
13351109 |
71351 |
0 |
0 |
T9 |
3939744 |
3228 |
0 |
0 |
T10 |
4601730 |
54158 |
0 |
0 |
T11 |
972758 |
8388 |
0 |
0 |
T12 |
548932 |
19766 |
0 |
0 |
T13 |
295346 |
58319 |
0 |
0 |
T14 |
136721 |
102472 |
0 |
0 |
T15 |
746764 |
0 |
0 |
0 |
T16 |
272425 |
0 |
0 |
0 |
T17 |
0 |
2746 |
0 |
0 |
T18 |
0 |
2118 |
0 |
0 |
T19 |
0 |
2449 |
0 |
0 |
T38 |
158559 |
23030 |
0 |
0 |
T39 |
0 |
615 |
0 |
0 |
T40 |
0 |
2278 |
0 |
0 |
T41 |
0 |
1817 |
0 |
0 |
T42 |
38982 |
0 |
0 |
0 |
T43 |
121510 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
912352090 |
903393114 |
0 |
0 |
T1 |
569140 |
499954 |
0 |
0 |
T2 |
31642 |
29250 |
0 |
0 |
T3 |
2511964 |
2510092 |
0 |
0 |
T4 |
137462 |
135512 |
0 |
0 |
T5 |
183508 |
150696 |
0 |
0 |
T6 |
2490488 |
2488330 |
0 |
0 |
T7 |
867282 |
865852 |
0 |
0 |
T8 |
30134 |
27560 |
0 |
0 |
T9 |
1707186 |
1705704 |
0 |
0 |
T15 |
1664 |
130 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
205623 |
0 |
0 |
T1 |
1149302 |
574 |
0 |
0 |
T2 |
4263931 |
41 |
0 |
0 |
T3 |
7970974 |
63 |
0 |
0 |
T4 |
2792504 |
25 |
0 |
0 |
T5 |
7793366 |
201 |
0 |
0 |
T6 |
12117389 |
63 |
0 |
0 |
T7 |
4987113 |
21 |
0 |
0 |
T8 |
13351109 |
41 |
0 |
0 |
T9 |
3939744 |
42 |
0 |
0 |
T10 |
4601730 |
63 |
0 |
0 |
T11 |
972758 |
18 |
0 |
0 |
T12 |
548932 |
97 |
0 |
0 |
T13 |
295346 |
54 |
0 |
0 |
T14 |
136721 |
71 |
0 |
0 |
T15 |
746764 |
0 |
0 |
0 |
T16 |
272425 |
0 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T38 |
158559 |
28 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
38982 |
0 |
0 |
0 |
T43 |
121510 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4268836 |
4261946 |
0 |
0 |
T2 |
15837458 |
15835482 |
0 |
0 |
T3 |
9420242 |
9420216 |
0 |
0 |
T4 |
3300232 |
3299998 |
0 |
0 |
T5 |
8809892 |
8771984 |
0 |
0 |
T6 |
13697918 |
13697658 |
0 |
0 |
T7 |
5637606 |
5637424 |
0 |
0 |
T8 |
15092558 |
15090816 |
0 |
0 |
T9 |
4268056 |
4267926 |
0 |
0 |
T15 |
844168 |
842764 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T5,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
59112756 |
0 |
0 |
T3 |
362317 |
304280 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
38205 |
0 |
0 |
T7 |
216831 |
14319 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
10279 |
0 |
0 |
T10 |
270690 |
169503 |
0 |
0 |
T11 |
0 |
38116 |
0 |
0 |
T12 |
0 |
11632 |
0 |
0 |
T13 |
0 |
238752 |
0 |
0 |
T14 |
0 |
72726 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
119067 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
68158 |
0 |
0 |
T3 |
362317 |
229 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
208 |
0 |
0 |
T7 |
216831 |
73 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
133 |
0 |
0 |
T10 |
270690 |
207 |
0 |
0 |
T11 |
0 |
91 |
0 |
0 |
T12 |
0 |
57 |
0 |
0 |
T13 |
0 |
227 |
0 |
0 |
T14 |
0 |
57 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
142 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 21 | 21 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T12,T14 |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T12,T14 |
1 | 1 | Covered | T5,T12,T14 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T12,T14 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T12,T14 |
1 | 1 | Covered | T5,T12,T14 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T12,T14 |
0 |
0 |
1 |
Covered |
T5,T12,T14 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T12,T14 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
98108 |
0 |
0 |
T5 |
338842 |
1827 |
0 |
0 |
T6 |
526843 |
0 |
0 |
0 |
T7 |
216831 |
0 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
0 |
0 |
0 |
T10 |
270690 |
0 |
0 |
0 |
T11 |
486379 |
0 |
0 |
0 |
T12 |
274466 |
476 |
0 |
0 |
T14 |
0 |
1462 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T17 |
0 |
2746 |
0 |
0 |
T18 |
0 |
2118 |
0 |
0 |
T19 |
0 |
2449 |
0 |
0 |
T20 |
0 |
769 |
0 |
0 |
T39 |
0 |
615 |
0 |
0 |
T40 |
0 |
2278 |
0 |
0 |
T41 |
0 |
1817 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
91 |
0 |
0 |
T5 |
338842 |
1 |
0 |
0 |
T6 |
526843 |
0 |
0 |
0 |
T7 |
216831 |
0 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
0 |
0 |
0 |
T10 |
270690 |
0 |
0 |
0 |
T11 |
486379 |
0 |
0 |
0 |
T12 |
274466 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
33217388 |
0 |
0 |
T1 |
164186 |
83508 |
0 |
0 |
T2 |
609133 |
72850 |
0 |
0 |
T3 |
362317 |
12308 |
0 |
0 |
T4 |
126932 |
20620 |
0 |
0 |
T5 |
338842 |
274737 |
0 |
0 |
T6 |
526843 |
1640 |
0 |
0 |
T7 |
216831 |
560 |
0 |
0 |
T8 |
580483 |
71351 |
0 |
0 |
T9 |
164156 |
461 |
0 |
0 |
T10 |
0 |
8517 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38124 |
0 |
0 |
T1 |
164186 |
328 |
0 |
0 |
T2 |
609133 |
41 |
0 |
0 |
T3 |
362317 |
9 |
0 |
0 |
T4 |
126932 |
25 |
0 |
0 |
T5 |
338842 |
167 |
0 |
0 |
T6 |
526843 |
9 |
0 |
0 |
T7 |
216831 |
3 |
0 |
0 |
T8 |
580483 |
41 |
0 |
0 |
T9 |
164156 |
6 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
15032526 |
0 |
0 |
T1 |
164186 |
37784 |
0 |
0 |
T2 |
609133 |
1997 |
0 |
0 |
T3 |
362317 |
7627 |
0 |
0 |
T4 |
126932 |
10062 |
0 |
0 |
T5 |
338842 |
105352 |
0 |
0 |
T6 |
526843 |
925 |
0 |
0 |
T7 |
216831 |
387 |
0 |
0 |
T8 |
580483 |
1997 |
0 |
0 |
T9 |
164156 |
313 |
0 |
0 |
T10 |
0 |
5196 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
17925 |
0 |
0 |
T1 |
164186 |
164 |
0 |
0 |
T2 |
609133 |
1 |
0 |
0 |
T3 |
362317 |
6 |
0 |
0 |
T4 |
126932 |
12 |
0 |
0 |
T5 |
338842 |
64 |
0 |
0 |
T6 |
526843 |
6 |
0 |
0 |
T7 |
216831 |
2 |
0 |
0 |
T8 |
580483 |
1 |
0 |
0 |
T9 |
164156 |
4 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11618560 |
0 |
0 |
T1 |
164186 |
38883 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
3922 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
38300 |
0 |
0 |
T6 |
526843 |
387 |
0 |
0 |
T7 |
216831 |
139 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
158 |
0 |
0 |
T10 |
0 |
2292 |
0 |
0 |
T11 |
0 |
473 |
0 |
0 |
T12 |
0 |
5961 |
0 |
0 |
T15 |
32468 |
1417 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13984 |
0 |
0 |
T1 |
164186 |
164 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
24 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
30 |
0 |
0 |
T15 |
32468 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11709321 |
0 |
0 |
T1 |
164186 |
40031 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
3944 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
38480 |
0 |
0 |
T6 |
526843 |
393 |
0 |
0 |
T7 |
216831 |
143 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
147 |
0 |
0 |
T10 |
0 |
2316 |
0 |
0 |
T11 |
0 |
482 |
0 |
0 |
T12 |
0 |
6021 |
0 |
0 |
T15 |
32468 |
1422 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14002 |
0 |
0 |
T1 |
164186 |
164 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
24 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
30 |
0 |
0 |
T15 |
32468 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1929882 |
0 |
0 |
T1 |
164186 |
212 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
4457 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
3336 |
0 |
0 |
T6 |
526843 |
489 |
0 |
0 |
T7 |
216831 |
185 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
144 |
0 |
0 |
T10 |
0 |
2660 |
0 |
0 |
T11 |
0 |
509 |
0 |
0 |
T12 |
0 |
1073 |
0 |
0 |
T13 |
0 |
3296 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2096 |
0 |
0 |
T1 |
164186 |
1 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
2 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1887189 |
0 |
0 |
T3 |
362317 |
4428 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
483 |
0 |
0 |
T7 |
216831 |
173 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
154 |
0 |
0 |
T10 |
270690 |
2645 |
0 |
0 |
T11 |
0 |
492 |
0 |
0 |
T12 |
0 |
835 |
0 |
0 |
T13 |
0 |
3290 |
0 |
0 |
T14 |
0 |
7285 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1673 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2040 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1830036 |
0 |
0 |
T3 |
362317 |
4390 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
477 |
0 |
0 |
T7 |
216831 |
166 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
139 |
0 |
0 |
T10 |
270690 |
2624 |
0 |
0 |
T11 |
0 |
482 |
0 |
0 |
T12 |
0 |
827 |
0 |
0 |
T13 |
0 |
3284 |
0 |
0 |
T14 |
0 |
7275 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1669 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2012 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1833763 |
0 |
0 |
T3 |
362317 |
4355 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
471 |
0 |
0 |
T7 |
216831 |
162 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
151 |
0 |
0 |
T10 |
270690 |
2602 |
0 |
0 |
T11 |
0 |
479 |
0 |
0 |
T12 |
0 |
819 |
0 |
0 |
T13 |
0 |
3278 |
0 |
0 |
T14 |
0 |
7265 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1665 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2000 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1811937 |
0 |
0 |
T3 |
362317 |
4330 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
465 |
0 |
0 |
T7 |
216831 |
160 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
156 |
0 |
0 |
T10 |
270690 |
2583 |
0 |
0 |
T11 |
0 |
463 |
0 |
0 |
T12 |
0 |
811 |
0 |
0 |
T13 |
0 |
3272 |
0 |
0 |
T14 |
0 |
7255 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1661 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2012 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1777183 |
0 |
0 |
T3 |
362317 |
4300 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
459 |
0 |
0 |
T7 |
216831 |
150 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
148 |
0 |
0 |
T10 |
270690 |
2564 |
0 |
0 |
T11 |
0 |
452 |
0 |
0 |
T12 |
0 |
803 |
0 |
0 |
T13 |
0 |
3266 |
0 |
0 |
T14 |
0 |
7245 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1657 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1970 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1810825 |
0 |
0 |
T3 |
362317 |
4271 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
453 |
0 |
0 |
T7 |
216831 |
146 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
151 |
0 |
0 |
T10 |
270690 |
2532 |
0 |
0 |
T11 |
0 |
442 |
0 |
0 |
T12 |
0 |
795 |
0 |
0 |
T13 |
0 |
3260 |
0 |
0 |
T14 |
0 |
7235 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1653 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2017 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1811842 |
0 |
0 |
T3 |
362317 |
4237 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
447 |
0 |
0 |
T7 |
216831 |
140 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
155 |
0 |
0 |
T10 |
270690 |
2508 |
0 |
0 |
T11 |
0 |
428 |
0 |
0 |
T12 |
0 |
787 |
0 |
0 |
T13 |
0 |
3254 |
0 |
0 |
T14 |
0 |
7225 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1649 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2012 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1950529 |
0 |
0 |
T1 |
164186 |
210 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
4196 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
3329 |
0 |
0 |
T6 |
526843 |
441 |
0 |
0 |
T7 |
216831 |
138 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
143 |
0 |
0 |
T10 |
0 |
2486 |
0 |
0 |
T11 |
0 |
420 |
0 |
0 |
T12 |
0 |
1007 |
0 |
0 |
T13 |
0 |
3248 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2144 |
0 |
0 |
T1 |
164186 |
1 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
2 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1823810 |
0 |
0 |
T3 |
362317 |
4175 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
435 |
0 |
0 |
T7 |
216831 |
192 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
156 |
0 |
0 |
T10 |
270690 |
2466 |
0 |
0 |
T11 |
0 |
412 |
0 |
0 |
T12 |
0 |
771 |
0 |
0 |
T13 |
0 |
3242 |
0 |
0 |
T14 |
0 |
7205 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1641 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2024 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1820247 |
0 |
0 |
T3 |
362317 |
4147 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
429 |
0 |
0 |
T7 |
216831 |
183 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
165 |
0 |
0 |
T10 |
270690 |
2447 |
0 |
0 |
T11 |
0 |
399 |
0 |
0 |
T12 |
0 |
763 |
0 |
0 |
T13 |
0 |
3236 |
0 |
0 |
T14 |
0 |
7195 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1637 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2028 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1787821 |
0 |
0 |
T3 |
362317 |
4115 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
423 |
0 |
0 |
T7 |
216831 |
175 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
145 |
0 |
0 |
T10 |
270690 |
2429 |
0 |
0 |
T11 |
0 |
518 |
0 |
0 |
T12 |
0 |
755 |
0 |
0 |
T13 |
0 |
3230 |
0 |
0 |
T14 |
0 |
7185 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1633 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1991 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1791271 |
0 |
0 |
T3 |
362317 |
4076 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
417 |
0 |
0 |
T7 |
216831 |
169 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
153 |
0 |
0 |
T10 |
270690 |
2407 |
0 |
0 |
T11 |
0 |
511 |
0 |
0 |
T12 |
0 |
747 |
0 |
0 |
T13 |
0 |
3224 |
0 |
0 |
T14 |
0 |
7175 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1629 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1995 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1775938 |
0 |
0 |
T3 |
362317 |
4040 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
411 |
0 |
0 |
T7 |
216831 |
160 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
168 |
0 |
0 |
T10 |
270690 |
2387 |
0 |
0 |
T11 |
0 |
502 |
0 |
0 |
T12 |
0 |
739 |
0 |
0 |
T13 |
0 |
3218 |
0 |
0 |
T14 |
0 |
7165 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1625 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1992 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1762434 |
0 |
0 |
T3 |
362317 |
4007 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
405 |
0 |
0 |
T7 |
216831 |
158 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
150 |
0 |
0 |
T10 |
270690 |
2360 |
0 |
0 |
T11 |
0 |
493 |
0 |
0 |
T12 |
0 |
731 |
0 |
0 |
T13 |
0 |
3212 |
0 |
0 |
T14 |
0 |
7155 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1621 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1984 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1710930 |
0 |
0 |
T3 |
362317 |
3977 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
399 |
0 |
0 |
T7 |
216831 |
153 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
143 |
0 |
0 |
T10 |
270690 |
2336 |
0 |
0 |
T11 |
0 |
488 |
0 |
0 |
T12 |
0 |
723 |
0 |
0 |
T13 |
0 |
3206 |
0 |
0 |
T14 |
0 |
7145 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
1617 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1949 |
0 |
0 |
T3 |
362317 |
3 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
0 |
0 |
0 |
T6 |
526843 |
3 |
0 |
0 |
T7 |
216831 |
1 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T10,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T9,T10,T11 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T9,T10,T11 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T9,T10,T11 |
1 | 1 | Covered | T9,T10,T11 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T9,T10,T11 |
0 |
0 |
1 |
Covered |
T9,T10,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T9,T10,T11 |
0 |
0 |
1 |
Covered |
T9,T10,T11 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1318310 |
0 |
0 |
T9 |
164156 |
152 |
0 |
0 |
T10 |
270690 |
2237 |
0 |
0 |
T11 |
486379 |
452 |
0 |
0 |
T12 |
274466 |
691 |
0 |
0 |
T13 |
295346 |
0 |
0 |
0 |
T14 |
136721 |
2842 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
158559 |
0 |
0 |
0 |
T42 |
38982 |
0 |
0 |
0 |
T43 |
121510 |
0 |
0 |
0 |
T44 |
0 |
280 |
0 |
0 |
T45 |
0 |
2286 |
0 |
0 |
T46 |
0 |
3922 |
0 |
0 |
T47 |
0 |
172 |
0 |
0 |
T48 |
0 |
260 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1472 |
0 |
0 |
T9 |
164156 |
2 |
0 |
0 |
T10 |
270690 |
3 |
0 |
0 |
T11 |
486379 |
1 |
0 |
0 |
T12 |
274466 |
4 |
0 |
0 |
T13 |
295346 |
0 |
0 |
0 |
T14 |
136721 |
2 |
0 |
0 |
T16 |
16025 |
0 |
0 |
0 |
T38 |
158559 |
0 |
0 |
0 |
T42 |
38982 |
0 |
0 |
0 |
T43 |
121510 |
0 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T5 |
1 | - | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
16595697 |
0 |
0 |
T1 |
164186 |
63031 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
8222 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
47390 |
0 |
0 |
T6 |
526843 |
1046 |
0 |
0 |
T7 |
216831 |
387 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
346 |
0 |
0 |
T10 |
0 |
5605 |
0 |
0 |
T11 |
0 |
898 |
0 |
0 |
T12 |
0 |
6304 |
0 |
0 |
T13 |
0 |
6303 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35090465 |
34745889 |
0 |
0 |
T1 |
21890 |
19229 |
0 |
0 |
T2 |
1217 |
1125 |
0 |
0 |
T3 |
96614 |
96542 |
0 |
0 |
T4 |
5287 |
5212 |
0 |
0 |
T5 |
7058 |
5796 |
0 |
0 |
T6 |
95788 |
95705 |
0 |
0 |
T7 |
33357 |
33302 |
0 |
0 |
T8 |
1159 |
1060 |
0 |
0 |
T9 |
65661 |
65604 |
0 |
0 |
T15 |
64 |
5 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
19601 |
0 |
0 |
T1 |
164186 |
244 |
0 |
0 |
T2 |
609133 |
0 |
0 |
0 |
T3 |
362317 |
6 |
0 |
0 |
T4 |
126932 |
0 |
0 |
0 |
T5 |
338842 |
29 |
0 |
0 |
T6 |
526843 |
6 |
0 |
0 |
T7 |
216831 |
2 |
0 |
0 |
T8 |
580483 |
0 |
0 |
0 |
T9 |
164156 |
4 |
0 |
0 |
T10 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
30 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T15 |
32468 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164186 |
163921 |
0 |
0 |
T2 |
609133 |
609057 |
0 |
0 |
T3 |
362317 |
362316 |
0 |
0 |
T4 |
126932 |
126923 |
0 |
0 |
T5 |
338842 |
337384 |
0 |
0 |
T6 |
526843 |
526833 |
0 |
0 |
T7 |
216831 |
216824 |
0 |
0 |
T8 |
580483 |
580416 |
0 |
0 |
T9 |
164156 |
164151 |
0 |
0 |
T15 |
32468 |
32414 |
0 |
0 |