Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=4,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T51,T52 |
1 | 0 | Covered | T1,T2,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T5 |
1 | - | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
175058254 |
0 |
0 |
T1 |
9996866 |
10963 |
0 |
0 |
T2 |
3272136 |
101262 |
0 |
0 |
T3 |
5727144 |
50074 |
0 |
0 |
T4 |
385536 |
0 |
0 |
0 |
T5 |
3665784 |
2612 |
0 |
0 |
T6 |
17578128 |
686279 |
0 |
0 |
T7 |
6698760 |
34167 |
0 |
0 |
T8 |
13179456 |
69713 |
0 |
0 |
T9 |
8799000 |
45917 |
0 |
0 |
T10 |
9588912 |
77683 |
0 |
0 |
T11 |
1137498 |
91655 |
0 |
0 |
T12 |
0 |
11314 |
0 |
0 |
T13 |
0 |
21990 |
0 |
0 |
T14 |
0 |
14473 |
0 |
0 |
T15 |
0 |
30484 |
0 |
0 |
T51 |
0 |
732 |
0 |
0 |
T52 |
0 |
815 |
0 |
0 |
T53 |
0 |
1116 |
0 |
0 |
T54 |
0 |
258 |
0 |
0 |
T55 |
0 |
666 |
0 |
0 |
T56 |
0 |
1303 |
0 |
0 |
T57 |
0 |
362 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
911928030 |
902710068 |
0 |
0 |
T1 |
1687764 |
1685996 |
0 |
0 |
T2 |
549536 |
528164 |
0 |
0 |
T3 |
2585076 |
2582840 |
0 |
0 |
T4 |
1638 |
130 |
0 |
0 |
T5 |
1134614 |
1132612 |
0 |
0 |
T6 |
380822 |
336830 |
0 |
0 |
T7 |
30186 |
27898 |
0 |
0 |
T8 |
28522 |
26858 |
0 |
0 |
T9 |
19032 |
16510 |
0 |
0 |
T10 |
2098564 |
2097134 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
205902 |
0 |
0 |
T1 |
9996866 |
42 |
0 |
0 |
T2 |
3272136 |
245 |
0 |
0 |
T3 |
5727144 |
63 |
0 |
0 |
T4 |
385536 |
0 |
0 |
0 |
T5 |
3665784 |
21 |
0 |
0 |
T6 |
17578128 |
394 |
0 |
0 |
T7 |
6698760 |
41 |
0 |
0 |
T8 |
13179456 |
41 |
0 |
0 |
T9 |
8799000 |
27 |
0 |
0 |
T10 |
9588912 |
42 |
0 |
0 |
T11 |
1137498 |
63 |
0 |
0 |
T12 |
0 |
36 |
0 |
0 |
T13 |
0 |
54 |
0 |
0 |
T14 |
0 |
36 |
0 |
0 |
T15 |
0 |
16 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
11814478 |
11814244 |
0 |
0 |
T2 |
3544814 |
3535636 |
0 |
0 |
T3 |
6204406 |
6204406 |
0 |
0 |
T4 |
417664 |
416104 |
0 |
0 |
T5 |
3971266 |
3971084 |
0 |
0 |
T6 |
19042972 |
19038370 |
0 |
0 |
T7 |
7256990 |
7255118 |
0 |
0 |
T8 |
14277744 |
14275534 |
0 |
0 |
T9 |
9532250 |
9530066 |
0 |
0 |
T10 |
10387988 |
10387962 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
64041978 |
0 |
0 |
T1 |
454403 |
39813 |
0 |
0 |
T2 |
136339 |
832 |
0 |
0 |
T3 |
238631 |
182934 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
8527 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
292057 |
0 |
0 |
T11 |
0 |
378632 |
0 |
0 |
T12 |
0 |
23661 |
0 |
0 |
T13 |
0 |
86503 |
0 |
0 |
T14 |
0 |
76969 |
0 |
0 |
T15 |
0 |
131884 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
69028 |
0 |
0 |
T1 |
454403 |
161 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
218 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
73 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
170 |
0 |
0 |
T11 |
0 |
224 |
0 |
0 |
T12 |
0 |
78 |
0 |
0 |
T13 |
0 |
216 |
0 |
0 |
T14 |
0 |
186 |
0 |
0 |
T15 |
0 |
79 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 21 | 21 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T2,T51,T52 |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T2,T51,T52 |
1 | 1 | Covered | T2,T51,T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T51,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T51,T52 |
1 | 1 | Covered | T2,T51,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T2,T51,T52 |
0 |
0 |
1 |
Covered |
T2,T51,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T2,T51,T52 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
78972 |
0 |
0 |
T2 |
136339 |
616 |
0 |
0 |
T3 |
238631 |
0 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
0 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
0 |
0 |
0 |
T11 |
568749 |
0 |
0 |
0 |
T51 |
0 |
732 |
0 |
0 |
T52 |
0 |
815 |
0 |
0 |
T53 |
0 |
1116 |
0 |
0 |
T54 |
0 |
258 |
0 |
0 |
T55 |
0 |
666 |
0 |
0 |
T56 |
0 |
1303 |
0 |
0 |
T57 |
0 |
362 |
0 |
0 |
T58 |
0 |
738 |
0 |
0 |
T59 |
0 |
963 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
77 |
0 |
0 |
T2 |
136339 |
1 |
0 |
0 |
T3 |
238631 |
0 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
0 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
0 |
0 |
0 |
T11 |
568749 |
0 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
32009868 |
0 |
0 |
T1 |
454403 |
1462 |
0 |
0 |
T2 |
136339 |
87734 |
0 |
0 |
T3 |
238631 |
7431 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
382 |
0 |
0 |
T6 |
732422 |
395541 |
0 |
0 |
T7 |
279115 |
34167 |
0 |
0 |
T8 |
549144 |
69713 |
0 |
0 |
T9 |
366625 |
45917 |
0 |
0 |
T10 |
399538 |
10347 |
0 |
0 |
T11 |
0 |
14981 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
38835 |
0 |
0 |
T1 |
454403 |
6 |
0 |
0 |
T2 |
136339 |
212 |
0 |
0 |
T3 |
238631 |
9 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
3 |
0 |
0 |
T6 |
732422 |
228 |
0 |
0 |
T7 |
279115 |
41 |
0 |
0 |
T8 |
549144 |
41 |
0 |
0 |
T9 |
366625 |
27 |
0 |
0 |
T10 |
399538 |
6 |
0 |
0 |
T11 |
0 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14570645 |
0 |
0 |
T1 |
454403 |
970 |
0 |
0 |
T2 |
136339 |
14986 |
0 |
0 |
T3 |
238631 |
4922 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
240 |
0 |
0 |
T6 |
732422 |
193175 |
0 |
0 |
T7 |
279115 |
716 |
0 |
0 |
T8 |
549144 |
1968 |
0 |
0 |
T9 |
366625 |
21303 |
0 |
0 |
T10 |
399538 |
6541 |
0 |
0 |
T11 |
0 |
9306 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18144 |
0 |
0 |
T1 |
454403 |
4 |
0 |
0 |
T2 |
136339 |
38 |
0 |
0 |
T3 |
238631 |
6 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
2 |
0 |
0 |
T6 |
732422 |
114 |
0 |
0 |
T7 |
279115 |
1 |
0 |
0 |
T8 |
549144 |
1 |
0 |
0 |
T9 |
366625 |
13 |
0 |
0 |
T10 |
399538 |
4 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11343116 |
0 |
0 |
T1 |
454403 |
490 |
0 |
0 |
T2 |
136339 |
1602 |
0 |
0 |
T3 |
238631 |
2293 |
0 |
0 |
T4 |
16064 |
800 |
0 |
0 |
T5 |
152741 |
140 |
0 |
0 |
T6 |
732422 |
194332 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3590 |
0 |
0 |
T11 |
0 |
3990 |
0 |
0 |
T12 |
0 |
553 |
0 |
0 |
T13 |
0 |
1159 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14154 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
4 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
1 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
114 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11420881 |
0 |
0 |
T1 |
454403 |
494 |
0 |
0 |
T2 |
136339 |
1610 |
0 |
0 |
T3 |
238631 |
2299 |
0 |
0 |
T4 |
16064 |
803 |
0 |
0 |
T5 |
152741 |
142 |
0 |
0 |
T6 |
732422 |
195494 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3614 |
0 |
0 |
T11 |
0 |
4017 |
0 |
0 |
T12 |
0 |
570 |
0 |
0 |
T13 |
0 |
1165 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14151 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
4 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
1 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
114 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1632678 |
0 |
0 |
T1 |
454403 |
558 |
0 |
0 |
T2 |
136339 |
837 |
0 |
0 |
T3 |
238631 |
2395 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
139 |
0 |
0 |
T6 |
732422 |
1989 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3927 |
0 |
0 |
T11 |
0 |
4330 |
0 |
0 |
T12 |
0 |
670 |
0 |
0 |
T13 |
0 |
1261 |
0 |
0 |
T14 |
0 |
837 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2028 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
1 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1556259 |
0 |
0 |
T1 |
454403 |
554 |
0 |
0 |
T2 |
136339 |
833 |
0 |
0 |
T3 |
238631 |
2389 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
137 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3912 |
0 |
0 |
T11 |
0 |
4305 |
0 |
0 |
T12 |
0 |
660 |
0 |
0 |
T13 |
0 |
1255 |
0 |
0 |
T14 |
0 |
833 |
0 |
0 |
T15 |
0 |
1917 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1953 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1500959 |
0 |
0 |
T1 |
454403 |
550 |
0 |
0 |
T2 |
136339 |
829 |
0 |
0 |
T3 |
238631 |
2383 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
135 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3898 |
0 |
0 |
T11 |
0 |
4279 |
0 |
0 |
T12 |
0 |
645 |
0 |
0 |
T13 |
0 |
1249 |
0 |
0 |
T14 |
0 |
829 |
0 |
0 |
T15 |
0 |
1915 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1859 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1465055 |
0 |
0 |
T1 |
454403 |
546 |
0 |
0 |
T2 |
136339 |
825 |
0 |
0 |
T3 |
238631 |
2377 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
133 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3882 |
0 |
0 |
T11 |
0 |
4265 |
0 |
0 |
T12 |
0 |
632 |
0 |
0 |
T13 |
0 |
1243 |
0 |
0 |
T14 |
0 |
825 |
0 |
0 |
T15 |
0 |
1913 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1829 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1467690 |
0 |
0 |
T1 |
454403 |
542 |
0 |
0 |
T2 |
136339 |
821 |
0 |
0 |
T3 |
238631 |
2371 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
131 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3851 |
0 |
0 |
T11 |
0 |
4256 |
0 |
0 |
T12 |
0 |
618 |
0 |
0 |
T13 |
0 |
1237 |
0 |
0 |
T14 |
0 |
821 |
0 |
0 |
T15 |
0 |
1911 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1863 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1513891 |
0 |
0 |
T1 |
454403 |
538 |
0 |
0 |
T2 |
136339 |
817 |
0 |
0 |
T3 |
238631 |
2365 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
129 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3826 |
0 |
0 |
T11 |
0 |
4229 |
0 |
0 |
T12 |
0 |
587 |
0 |
0 |
T13 |
0 |
1231 |
0 |
0 |
T14 |
0 |
817 |
0 |
0 |
T15 |
0 |
1909 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1905 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1455947 |
0 |
0 |
T1 |
454403 |
534 |
0 |
0 |
T2 |
136339 |
813 |
0 |
0 |
T3 |
238631 |
2359 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
127 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3801 |
0 |
0 |
T11 |
0 |
4203 |
0 |
0 |
T12 |
0 |
565 |
0 |
0 |
T13 |
0 |
1225 |
0 |
0 |
T14 |
0 |
813 |
0 |
0 |
T15 |
0 |
1907 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1854 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1486718 |
0 |
0 |
T1 |
454403 |
530 |
0 |
0 |
T2 |
136339 |
809 |
0 |
0 |
T3 |
238631 |
2353 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
125 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3776 |
0 |
0 |
T11 |
0 |
4194 |
0 |
0 |
T12 |
0 |
538 |
0 |
0 |
T13 |
0 |
1219 |
0 |
0 |
T14 |
0 |
809 |
0 |
0 |
T15 |
0 |
1905 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1868 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1600151 |
0 |
0 |
T1 |
454403 |
526 |
0 |
0 |
T2 |
136339 |
805 |
0 |
0 |
T3 |
238631 |
2347 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
123 |
0 |
0 |
T6 |
732422 |
1977 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3751 |
0 |
0 |
T11 |
0 |
4168 |
0 |
0 |
T12 |
0 |
518 |
0 |
0 |
T13 |
0 |
1213 |
0 |
0 |
T14 |
0 |
805 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2026 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
1 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1458837 |
0 |
0 |
T1 |
454403 |
522 |
0 |
0 |
T2 |
136339 |
801 |
0 |
0 |
T3 |
238631 |
2341 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
121 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3737 |
0 |
0 |
T11 |
0 |
4161 |
0 |
0 |
T12 |
0 |
695 |
0 |
0 |
T13 |
0 |
1207 |
0 |
0 |
T14 |
0 |
801 |
0 |
0 |
T15 |
0 |
1901 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1874 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1491379 |
0 |
0 |
T1 |
454403 |
518 |
0 |
0 |
T2 |
136339 |
797 |
0 |
0 |
T3 |
238631 |
2335 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
119 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3725 |
0 |
0 |
T11 |
0 |
4142 |
0 |
0 |
T12 |
0 |
681 |
0 |
0 |
T13 |
0 |
1201 |
0 |
0 |
T14 |
0 |
797 |
0 |
0 |
T15 |
0 |
1899 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1894 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1460858 |
0 |
0 |
T1 |
454403 |
514 |
0 |
0 |
T2 |
136339 |
793 |
0 |
0 |
T3 |
238631 |
2329 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
117 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3705 |
0 |
0 |
T11 |
0 |
4126 |
0 |
0 |
T12 |
0 |
661 |
0 |
0 |
T13 |
0 |
1195 |
0 |
0 |
T14 |
0 |
793 |
0 |
0 |
T15 |
0 |
1897 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1883 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1471909 |
0 |
0 |
T1 |
454403 |
510 |
0 |
0 |
T2 |
136339 |
789 |
0 |
0 |
T3 |
238631 |
2323 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
115 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3686 |
0 |
0 |
T11 |
0 |
4118 |
0 |
0 |
T12 |
0 |
644 |
0 |
0 |
T13 |
0 |
1189 |
0 |
0 |
T14 |
0 |
789 |
0 |
0 |
T15 |
0 |
1895 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1867 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1480557 |
0 |
0 |
T1 |
454403 |
506 |
0 |
0 |
T2 |
136339 |
785 |
0 |
0 |
T3 |
238631 |
2317 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
113 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3671 |
0 |
0 |
T11 |
0 |
4096 |
0 |
0 |
T12 |
0 |
628 |
0 |
0 |
T13 |
0 |
1183 |
0 |
0 |
T14 |
0 |
785 |
0 |
0 |
T15 |
0 |
1893 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1886 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1467155 |
0 |
0 |
T1 |
454403 |
502 |
0 |
0 |
T2 |
136339 |
781 |
0 |
0 |
T3 |
238631 |
2311 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
111 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3641 |
0 |
0 |
T11 |
0 |
4074 |
0 |
0 |
T12 |
0 |
602 |
0 |
0 |
T13 |
0 |
1177 |
0 |
0 |
T14 |
0 |
781 |
0 |
0 |
T15 |
0 |
1891 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1863 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1466307 |
0 |
0 |
T1 |
454403 |
498 |
0 |
0 |
T2 |
136339 |
777 |
0 |
0 |
T3 |
238631 |
2305 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
109 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3633 |
0 |
0 |
T11 |
0 |
4048 |
0 |
0 |
T12 |
0 |
583 |
0 |
0 |
T13 |
0 |
1171 |
0 |
0 |
T14 |
0 |
777 |
0 |
0 |
T15 |
0 |
1889 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1888 |
0 |
0 |
T1 |
454403 |
2 |
0 |
0 |
T2 |
136339 |
2 |
0 |
0 |
T3 |
238631 |
3 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T10 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T2,T5,T10 |
1 | 1 | Covered | T2,T5,T10 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T10 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T5,T10 |
1 | 1 | Covered | T2,T5,T10 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T2,T5,T10 |
0 |
0 |
1 |
Covered |
T2,T5,T10 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T2,T5,T10 |
0 |
0 |
1 |
Covered |
T2,T5,T10 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
970310 |
0 |
0 |
T2 |
136339 |
320 |
0 |
0 |
T3 |
238631 |
0 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
136 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
3559 |
0 |
0 |
T11 |
568749 |
3952 |
0 |
0 |
T12 |
0 |
521 |
0 |
0 |
T13 |
0 |
1147 |
0 |
0 |
T14 |
0 |
761 |
0 |
0 |
T36 |
0 |
1219 |
0 |
0 |
T61 |
0 |
927 |
0 |
0 |
T62 |
0 |
271 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1312 |
0 |
0 |
T2 |
136339 |
1 |
0 |
0 |
T3 |
238631 |
0 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
1 |
0 |
0 |
T6 |
732422 |
0 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
2 |
0 |
0 |
T11 |
568749 |
3 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T36 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T5 |
1 | - | Covered | T1,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T5 |
1 | 1 | Covered | T1,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
16646134 |
0 |
0 |
T1 |
454403 |
1053 |
0 |
0 |
T2 |
136339 |
0 |
0 |
0 |
T3 |
238631 |
5043 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
246 |
0 |
0 |
T6 |
732422 |
286772 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
6914 |
0 |
0 |
T11 |
0 |
9680 |
0 |
0 |
T12 |
0 |
1387 |
0 |
0 |
T13 |
0 |
2534 |
0 |
0 |
T14 |
0 |
1561 |
0 |
0 |
T15 |
0 |
3842 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
35074155 |
34719618 |
0 |
0 |
T1 |
64914 |
64846 |
0 |
0 |
T2 |
21136 |
20314 |
0 |
0 |
T3 |
99426 |
99340 |
0 |
0 |
T4 |
63 |
5 |
0 |
0 |
T5 |
43639 |
43562 |
0 |
0 |
T6 |
14647 |
12955 |
0 |
0 |
T7 |
1161 |
1073 |
0 |
0 |
T8 |
1097 |
1033 |
0 |
0 |
T9 |
732 |
635 |
0 |
0 |
T10 |
80714 |
80659 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
19861 |
0 |
0 |
T1 |
454403 |
4 |
0 |
0 |
T2 |
136339 |
0 |
0 |
0 |
T3 |
238631 |
6 |
0 |
0 |
T4 |
16064 |
0 |
0 |
0 |
T5 |
152741 |
2 |
0 |
0 |
T6 |
732422 |
164 |
0 |
0 |
T7 |
279115 |
0 |
0 |
0 |
T8 |
549144 |
0 |
0 |
0 |
T9 |
366625 |
0 |
0 |
0 |
T10 |
399538 |
4 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T12 |
0 |
4 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
454403 |
454394 |
0 |
0 |
T2 |
136339 |
135986 |
0 |
0 |
T3 |
238631 |
238631 |
0 |
0 |
T4 |
16064 |
16004 |
0 |
0 |
T5 |
152741 |
152734 |
0 |
0 |
T6 |
732422 |
732245 |
0 |
0 |
T7 |
279115 |
279043 |
0 |
0 |
T8 |
549144 |
549059 |
0 |
0 |
T9 |
366625 |
366541 |
0 |
0 |
T10 |
399538 |
399537 |
0 |
0 |