Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=4,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T47,T16,T32 |
1 | 0 | Covered | T1,T2,T4 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T4 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T6 |
1 | - | Covered | T1,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194855582 |
0 |
0 |
T1 |
1101840 |
252058 |
0 |
0 |
T2 |
1345236 |
45489 |
0 |
0 |
T3 |
6590556 |
194220 |
0 |
0 |
T4 |
91372 |
0 |
0 |
0 |
T5 |
3470580 |
2962 |
0 |
0 |
T6 |
3568932 |
4152 |
0 |
0 |
T7 |
9069570 |
108132 |
0 |
0 |
T8 |
2737332 |
22699 |
0 |
0 |
T9 |
2156364 |
1002798 |
0 |
0 |
T10 |
14565222 |
19985 |
0 |
0 |
T11 |
1659140 |
260822 |
0 |
0 |
T12 |
4516330 |
6946 |
0 |
0 |
T13 |
0 |
11637 |
0 |
0 |
T14 |
0 |
10036 |
0 |
0 |
T15 |
10181990 |
290455 |
0 |
0 |
T16 |
0 |
1565 |
0 |
0 |
T17 |
0 |
486 |
0 |
0 |
T18 |
0 |
1376 |
0 |
0 |
T32 |
0 |
1153 |
0 |
0 |
T36 |
0 |
318 |
0 |
0 |
T47 |
129432 |
42345 |
0 |
0 |
T48 |
0 |
2123 |
0 |
0 |
T49 |
161019 |
0 |
0 |
0 |
T50 |
51493 |
0 |
0 |
0 |
T51 |
156768 |
0 |
0 |
0 |
T52 |
239982 |
0 |
0 |
0 |
T53 |
510197 |
0 |
0 |
0 |
T54 |
309292 |
0 |
0 |
0 |
T55 |
831639 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899109536 |
889701072 |
0 |
0 |
T1 |
530478 |
464880 |
0 |
0 |
T2 |
18174 |
15782 |
0 |
0 |
T3 |
1949090 |
1938950 |
0 |
0 |
T4 |
2236 |
156 |
0 |
0 |
T5 |
200486 |
197964 |
0 |
0 |
T6 |
955526 |
953394 |
0 |
0 |
T7 |
2701010 |
2698722 |
0 |
0 |
T8 |
3294928 |
3292900 |
0 |
0 |
T9 |
635622 |
566098 |
0 |
0 |
T10 |
1683032 |
1680640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
210227 |
0 |
0 |
T1 |
1101840 |
544 |
0 |
0 |
T2 |
1345236 |
27 |
0 |
0 |
T3 |
6590556 |
122 |
0 |
0 |
T4 |
91372 |
0 |
0 |
0 |
T5 |
3470580 |
35 |
0 |
0 |
T6 |
3568932 |
21 |
0 |
0 |
T7 |
9069570 |
63 |
0 |
0 |
T8 |
2737332 |
63 |
0 |
0 |
T9 |
2156364 |
594 |
0 |
0 |
T10 |
14565222 |
42 |
0 |
0 |
T11 |
1659140 |
606 |
0 |
0 |
T12 |
4516330 |
18 |
0 |
0 |
T13 |
0 |
42 |
0 |
0 |
T14 |
0 |
28 |
0 |
0 |
T15 |
10181990 |
169 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T47 |
129432 |
85 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
161019 |
0 |
0 |
0 |
T50 |
51493 |
0 |
0 |
0 |
T51 |
156768 |
0 |
0 |
0 |
T52 |
239982 |
0 |
0 |
0 |
T53 |
510197 |
0 |
0 |
0 |
T54 |
309292 |
0 |
0 |
0 |
T55 |
831639 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7161960 |
7155720 |
0 |
0 |
T2 |
8744034 |
8741538 |
0 |
0 |
T3 |
9519692 |
9519588 |
0 |
0 |
T4 |
593918 |
591552 |
0 |
0 |
T5 |
5013060 |
5010746 |
0 |
0 |
T6 |
5155124 |
5154942 |
0 |
0 |
T7 |
13100490 |
13100490 |
0 |
0 |
T8 |
3953924 |
3953898 |
0 |
0 |
T9 |
3114748 |
3114046 |
0 |
0 |
T10 |
21038654 |
21038420 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T7 |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
66273818 |
0 |
0 |
T3 |
366142 |
233602 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
14174 |
0 |
0 |
T7 |
503865 |
390948 |
0 |
0 |
T8 |
152074 |
102845 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
66955 |
0 |
0 |
T11 |
118510 |
59800 |
0 |
0 |
T12 |
322595 |
26735 |
0 |
0 |
T13 |
0 |
62856 |
0 |
0 |
T14 |
0 |
63225 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
58118 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
67777 |
0 |
0 |
T3 |
366142 |
138 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
76 |
0 |
0 |
T7 |
503865 |
235 |
0 |
0 |
T8 |
152074 |
243 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
156 |
0 |
0 |
T11 |
118510 |
142 |
0 |
0 |
T12 |
322595 |
76 |
0 |
0 |
T13 |
0 |
219 |
0 |
0 |
T14 |
0 |
160 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
120 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 21 | 21 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T47,T16,T32 |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T47,T16,T32 |
1 | 1 | Covered | T47,T16,T32 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T47,T16,T32 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T47,T16,T32 |
1 | 1 | Covered | T47,T16,T32 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T47,T16,T32 |
0 |
0 |
1 |
Covered |
T47,T16,T32 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T47,T16,T32 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
94983 |
0 |
0 |
T16 |
0 |
1565 |
0 |
0 |
T17 |
0 |
486 |
0 |
0 |
T18 |
0 |
1376 |
0 |
0 |
T19 |
0 |
1472 |
0 |
0 |
T20 |
0 |
2412 |
0 |
0 |
T32 |
0 |
1153 |
0 |
0 |
T36 |
0 |
318 |
0 |
0 |
T47 |
129432 |
681 |
0 |
0 |
T48 |
0 |
2123 |
0 |
0 |
T49 |
161019 |
0 |
0 |
0 |
T50 |
51493 |
0 |
0 |
0 |
T51 |
156768 |
0 |
0 |
0 |
T52 |
239982 |
0 |
0 |
0 |
T53 |
510197 |
0 |
0 |
0 |
T54 |
309292 |
0 |
0 |
0 |
T55 |
831639 |
0 |
0 |
0 |
T56 |
0 |
624 |
0 |
0 |
T57 |
11733 |
0 |
0 |
0 |
T58 |
503059 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
92 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
3 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T47 |
129432 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
161019 |
0 |
0 |
0 |
T50 |
51493 |
0 |
0 |
0 |
T51 |
156768 |
0 |
0 |
0 |
T52 |
239982 |
0 |
0 |
0 |
T53 |
510197 |
0 |
0 |
0 |
T54 |
309292 |
0 |
0 |
0 |
T55 |
831639 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
11733 |
0 |
0 |
0 |
T58 |
503059 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
36341593 |
0 |
0 |
T1 |
275460 |
144729 |
0 |
0 |
T2 |
336309 |
45489 |
0 |
0 |
T3 |
366142 |
143273 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
2962 |
0 |
0 |
T6 |
198274 |
446 |
0 |
0 |
T7 |
503865 |
15459 |
0 |
0 |
T8 |
152074 |
3833 |
0 |
0 |
T9 |
119798 |
568170 |
0 |
0 |
T10 |
809179 |
2745 |
0 |
0 |
T11 |
0 |
145826 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
39930 |
0 |
0 |
T1 |
275460 |
313 |
0 |
0 |
T2 |
336309 |
27 |
0 |
0 |
T3 |
366142 |
86 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
35 |
0 |
0 |
T6 |
198274 |
3 |
0 |
0 |
T7 |
503865 |
9 |
0 |
0 |
T8 |
152074 |
9 |
0 |
0 |
T9 |
119798 |
335 |
0 |
0 |
T10 |
809179 |
6 |
0 |
0 |
T11 |
0 |
339 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
16641926 |
0 |
0 |
T1 |
275460 |
72174 |
0 |
0 |
T2 |
336309 |
20475 |
0 |
0 |
T3 |
366142 |
38725 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
1236 |
0 |
0 |
T6 |
198274 |
189 |
0 |
0 |
T7 |
503865 |
10237 |
0 |
0 |
T8 |
152074 |
2281 |
0 |
0 |
T9 |
119798 |
281350 |
0 |
0 |
T10 |
809179 |
1671 |
0 |
0 |
T11 |
0 |
70841 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18634 |
0 |
0 |
T1 |
275460 |
156 |
0 |
0 |
T2 |
336309 |
13 |
0 |
0 |
T3 |
366142 |
24 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
17 |
0 |
0 |
T6 |
198274 |
2 |
0 |
0 |
T7 |
503865 |
6 |
0 |
0 |
T8 |
152074 |
6 |
0 |
0 |
T9 |
119798 |
168 |
0 |
0 |
T10 |
809179 |
4 |
0 |
0 |
T11 |
0 |
171 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T4,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T4,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T4,T3 |
0 |
0 |
1 |
Covered |
T1,T4,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T4,T3 |
0 |
0 |
1 |
Covered |
T1,T4,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13165720 |
0 |
0 |
T1 |
275460 |
72486 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2691 |
0 |
0 |
T4 |
22843 |
731 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
185 |
0 |
0 |
T7 |
503865 |
4926 |
0 |
0 |
T8 |
152074 |
972 |
0 |
0 |
T9 |
119798 |
281686 |
0 |
0 |
T10 |
809179 |
930 |
0 |
0 |
T11 |
0 |
71168 |
0 |
0 |
T12 |
0 |
365 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14620 |
0 |
0 |
T1 |
275460 |
156 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T4 |
22843 |
1 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
168 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
0 |
169 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T4,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T4,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T3 |
1 | 1 | Covered | T1,T4,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T4,T3 |
0 |
0 |
1 |
Covered |
T1,T4,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T4,T3 |
0 |
0 |
1 |
Covered |
T1,T4,T3 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13210629 |
0 |
0 |
T1 |
275460 |
72798 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2703 |
0 |
0 |
T4 |
22843 |
733 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
187 |
0 |
0 |
T7 |
503865 |
4945 |
0 |
0 |
T8 |
152074 |
978 |
0 |
0 |
T9 |
119798 |
282022 |
0 |
0 |
T10 |
809179 |
934 |
0 |
0 |
T11 |
0 |
71506 |
0 |
0 |
T12 |
0 |
367 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14590 |
0 |
0 |
T1 |
275460 |
156 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T4 |
22843 |
1 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
168 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
0 |
169 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1934596 |
0 |
0 |
T1 |
275460 |
403 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2912 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
219 |
0 |
0 |
T7 |
503865 |
5287 |
0 |
0 |
T8 |
152074 |
1074 |
0 |
0 |
T9 |
119798 |
1468 |
0 |
0 |
T10 |
809179 |
998 |
0 |
0 |
T11 |
0 |
1245 |
0 |
0 |
T12 |
0 |
399 |
0 |
0 |
T15 |
0 |
1956 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2132 |
0 |
0 |
T1 |
275460 |
1 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
1 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1830642 |
0 |
0 |
T3 |
366142 |
2901 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
217 |
0 |
0 |
T7 |
503865 |
5262 |
0 |
0 |
T8 |
152074 |
1068 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
994 |
0 |
0 |
T11 |
118510 |
868 |
0 |
0 |
T12 |
322595 |
397 |
0 |
0 |
T13 |
0 |
881 |
0 |
0 |
T14 |
0 |
790 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3060 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2033 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1833825 |
0 |
0 |
T3 |
366142 |
2893 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
215 |
0 |
0 |
T7 |
503865 |
5241 |
0 |
0 |
T8 |
152074 |
1062 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
990 |
0 |
0 |
T11 |
118510 |
864 |
0 |
0 |
T12 |
322595 |
395 |
0 |
0 |
T13 |
0 |
863 |
0 |
0 |
T14 |
0 |
772 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3048 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2051 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1796452 |
0 |
0 |
T3 |
366142 |
2880 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
213 |
0 |
0 |
T7 |
503865 |
5224 |
0 |
0 |
T8 |
152074 |
1056 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
986 |
0 |
0 |
T11 |
118510 |
860 |
0 |
0 |
T12 |
322595 |
393 |
0 |
0 |
T13 |
0 |
847 |
0 |
0 |
T14 |
0 |
758 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3036 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2023 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1809906 |
0 |
0 |
T3 |
366142 |
2862 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
211 |
0 |
0 |
T7 |
503865 |
5202 |
0 |
0 |
T8 |
152074 |
1050 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
982 |
0 |
0 |
T11 |
118510 |
856 |
0 |
0 |
T12 |
322595 |
391 |
0 |
0 |
T13 |
0 |
826 |
0 |
0 |
T14 |
0 |
739 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3024 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2027 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1819308 |
0 |
0 |
T3 |
366142 |
2852 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
209 |
0 |
0 |
T7 |
503865 |
5177 |
0 |
0 |
T8 |
152074 |
1044 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
978 |
0 |
0 |
T11 |
118510 |
852 |
0 |
0 |
T12 |
322595 |
389 |
0 |
0 |
T13 |
0 |
803 |
0 |
0 |
T14 |
0 |
720 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3012 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2038 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1814497 |
0 |
0 |
T3 |
366142 |
2830 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
207 |
0 |
0 |
T7 |
503865 |
5160 |
0 |
0 |
T8 |
152074 |
1038 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
974 |
0 |
0 |
T11 |
118510 |
848 |
0 |
0 |
T12 |
322595 |
387 |
0 |
0 |
T13 |
0 |
775 |
0 |
0 |
T14 |
0 |
706 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3000 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2037 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1837420 |
0 |
0 |
T3 |
366142 |
2818 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
205 |
0 |
0 |
T7 |
503865 |
5145 |
0 |
0 |
T8 |
152074 |
1032 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
970 |
0 |
0 |
T11 |
118510 |
844 |
0 |
0 |
T12 |
322595 |
385 |
0 |
0 |
T13 |
0 |
753 |
0 |
0 |
T14 |
0 |
695 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2988 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2067 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1883704 |
0 |
0 |
T1 |
275460 |
401 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2808 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
203 |
0 |
0 |
T7 |
503865 |
5118 |
0 |
0 |
T8 |
152074 |
1026 |
0 |
0 |
T9 |
119798 |
1466 |
0 |
0 |
T10 |
809179 |
966 |
0 |
0 |
T11 |
0 |
1211 |
0 |
0 |
T12 |
0 |
383 |
0 |
0 |
T15 |
0 |
1951 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2138 |
0 |
0 |
T1 |
275460 |
1 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
1 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1785643 |
0 |
0 |
T3 |
366142 |
2797 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
201 |
0 |
0 |
T7 |
503865 |
5097 |
0 |
0 |
T8 |
152074 |
1020 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
962 |
0 |
0 |
T11 |
118510 |
836 |
0 |
0 |
T12 |
322595 |
381 |
0 |
0 |
T13 |
0 |
795 |
0 |
0 |
T14 |
0 |
666 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2964 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2036 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1818277 |
0 |
0 |
T3 |
366142 |
2782 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
199 |
0 |
0 |
T7 |
503865 |
5080 |
0 |
0 |
T8 |
152074 |
1014 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
958 |
0 |
0 |
T11 |
118510 |
832 |
0 |
0 |
T12 |
322595 |
379 |
0 |
0 |
T13 |
0 |
859 |
0 |
0 |
T14 |
0 |
650 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2952 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2061 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1782948 |
0 |
0 |
T3 |
366142 |
2771 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
197 |
0 |
0 |
T7 |
503865 |
5054 |
0 |
0 |
T8 |
152074 |
1008 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
954 |
0 |
0 |
T11 |
118510 |
828 |
0 |
0 |
T12 |
322595 |
377 |
0 |
0 |
T13 |
0 |
843 |
0 |
0 |
T14 |
0 |
637 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2940 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2023 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1731107 |
0 |
0 |
T3 |
366142 |
2765 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
195 |
0 |
0 |
T7 |
503865 |
5027 |
0 |
0 |
T8 |
152074 |
1002 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
950 |
0 |
0 |
T11 |
118510 |
824 |
0 |
0 |
T12 |
322595 |
375 |
0 |
0 |
T13 |
0 |
825 |
0 |
0 |
T14 |
0 |
745 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2928 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2000 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1739504 |
0 |
0 |
T3 |
366142 |
2755 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
193 |
0 |
0 |
T7 |
503865 |
5008 |
0 |
0 |
T8 |
152074 |
996 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
946 |
0 |
0 |
T11 |
118510 |
820 |
0 |
0 |
T12 |
322595 |
373 |
0 |
0 |
T13 |
0 |
880 |
0 |
0 |
T14 |
0 |
730 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2916 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2021 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1786759 |
0 |
0 |
T3 |
366142 |
2740 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
191 |
0 |
0 |
T7 |
503865 |
4978 |
0 |
0 |
T8 |
152074 |
990 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
942 |
0 |
0 |
T11 |
118510 |
816 |
0 |
0 |
T12 |
322595 |
371 |
0 |
0 |
T13 |
0 |
858 |
0 |
0 |
T14 |
0 |
722 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2904 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2052 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1759737 |
0 |
0 |
T3 |
366142 |
2718 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
189 |
0 |
0 |
T7 |
503865 |
4967 |
0 |
0 |
T8 |
152074 |
984 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
938 |
0 |
0 |
T11 |
118510 |
812 |
0 |
0 |
T12 |
322595 |
369 |
0 |
0 |
T13 |
0 |
829 |
0 |
0 |
T14 |
0 |
706 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
2892 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2025 |
0 |
0 |
T3 |
366142 |
2 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
1 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T6,T7 |
1 | 1 | Covered | T3,T6,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T3,T6,T7 |
0 |
0 |
1 |
Covered |
T3,T6,T7 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1273340 |
0 |
0 |
T3 |
366142 |
1338 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
181 |
0 |
0 |
T7 |
503865 |
4897 |
0 |
0 |
T8 |
152074 |
960 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
922 |
0 |
0 |
T11 |
118510 |
796 |
0 |
0 |
T12 |
322595 |
0 |
0 |
0 |
T13 |
0 |
825 |
0 |
0 |
T14 |
0 |
764 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
1422 |
0 |
0 |
T52 |
0 |
2048 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1494 |
0 |
0 |
T3 |
366142 |
1 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
1 |
0 |
0 |
T7 |
503865 |
3 |
0 |
0 |
T8 |
152074 |
3 |
0 |
0 |
T9 |
119798 |
0 |
0 |
0 |
T10 |
809179 |
2 |
0 |
0 |
T11 |
118510 |
2 |
0 |
0 |
T12 |
322595 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
727285 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T6 |
1 | - | Covered | T1,T3,T6 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T1,T3,T6 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T4 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18889248 |
0 |
0 |
T1 |
275460 |
106525 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
5863 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
442 |
0 |
0 |
T7 |
503865 |
10646 |
0 |
0 |
T8 |
152074 |
2402 |
0 |
0 |
T9 |
119798 |
431694 |
0 |
0 |
T10 |
809179 |
1752 |
0 |
0 |
T11 |
0 |
100780 |
0 |
0 |
T12 |
0 |
802 |
0 |
0 |
T15 |
0 |
286548 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
34581136 |
34219272 |
0 |
0 |
T1 |
20403 |
17880 |
0 |
0 |
T2 |
699 |
607 |
0 |
0 |
T3 |
74965 |
74575 |
0 |
0 |
T4 |
86 |
6 |
0 |
0 |
T5 |
7711 |
7614 |
0 |
0 |
T6 |
36751 |
36669 |
0 |
0 |
T7 |
103885 |
103797 |
0 |
0 |
T8 |
126728 |
126650 |
0 |
0 |
T9 |
24447 |
21773 |
0 |
0 |
T10 |
64732 |
64640 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
20326 |
0 |
0 |
T1 |
275460 |
229 |
0 |
0 |
T2 |
336309 |
0 |
0 |
0 |
T3 |
366142 |
4 |
0 |
0 |
T4 |
22843 |
0 |
0 |
0 |
T5 |
192810 |
0 |
0 |
0 |
T6 |
198274 |
2 |
0 |
0 |
T7 |
503865 |
6 |
0 |
0 |
T8 |
152074 |
6 |
0 |
0 |
T9 |
119798 |
257 |
0 |
0 |
T10 |
809179 |
4 |
0 |
0 |
T11 |
0 |
233 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T15 |
0 |
167 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
275460 |
275220 |
0 |
0 |
T2 |
336309 |
336213 |
0 |
0 |
T3 |
366142 |
366138 |
0 |
0 |
T4 |
22843 |
22752 |
0 |
0 |
T5 |
192810 |
192721 |
0 |
0 |
T6 |
198274 |
198267 |
0 |
0 |
T7 |
503865 |
503865 |
0 |
0 |
T8 |
152074 |
152073 |
0 |
0 |
T9 |
119798 |
119771 |
0 |
0 |
T10 |
809179 |
809170 |
0 |
0 |