dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26602 1 T1 19 T2 176 T3 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23041 1 T1 19 T2 176 T3 3
auto[ADC_CTRL_FILTER_COND_OUT] 3561 1 T5 12 T9 1 T11 13



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20474 1 T2 176 T4 185 T5 25
auto[1] 6128 1 T1 19 T3 3 T8 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22211 1 T1 19 T2 176 T3 3
auto[1] 4391 1 T11 23 T13 85 T14 4



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for max_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
values[0] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 270 1 T43 6 T176 9 T241 19
values[1] 728 1 T9 1 T11 11 T33 17
values[2] 644 1 T158 17 T44 2 T144 13
values[3] 803 1 T5 25 T13 14 T14 5
values[4] 582 1 T12 1 T144 8 T216 16
values[5] 2996 1 T1 19 T3 3 T8 2
values[6] 852 1 T13 35 T30 19 T141 15
values[7] 649 1 T13 17 T158 10 T76 8
values[8] 719 1 T32 31 T43 9 T134 22
values[9] 1256 1 T13 56 T30 9 T77 13
minimum 17103 1 T2 176 T4 185 T6 14



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 676 1 T9 1 T11 11 T33 17
values[1] 739 1 T5 12 T158 17 T44 2
values[2] 577 1 T5 13 T12 1 T13 14
values[3] 2954 1 T1 19 T3 3 T8 2
values[4] 837 1 T11 13 T12 1 T13 24
values[5] 726 1 T13 11 T14 1 T141 15
values[6] 712 1 T13 17 T158 10 T145 21
values[7] 627 1 T30 9 T32 31 T43 9
values[8] 1147 1 T13 56 T77 13 T160 1
values[9] 260 1 T43 6 T241 19 T246 29
minimum 17347 1 T2 176 T4 185 T6 14



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22439 1 T1 1 T2 176 T3 3
auto[1] 4163 1 T1 18 T5 23 T13 36



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T11 1 T33 10 T144 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T9 1 T141 1 T136 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T158 1 T44 1 T134 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T5 12 T143 12 T40 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T5 13 T13 2 T136 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T12 1 T13 1 T216 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1500 1 T1 19 T3 3 T8 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T144 8 T161 1 T245 20
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T13 10 T30 10 T149 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T11 1 T12 1 T149 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T13 2 T43 14 T44 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T13 1 T14 1 T141 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T145 10 T159 13 T153 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T13 11 T158 1 T146 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T32 17 T43 9 T134 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T30 3 T175 8 T16 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 329 1 T13 20 T77 1 T176 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 335 1 T13 2 T160 1 T147 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 62 1 T43 6 T241 11 T191 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 57 1 T246 16 T247 1 T166 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17035 1 T2 176 T4 185 T6 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T248 1 T140 11 T249 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T11 10 T33 7 T148 8
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T136 15 T154 7 T229 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T158 16 T44 1 T134 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T40 1 T240 11 T250 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T13 4 T136 15 T153 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T13 7 T216 19 T159 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1023 1 T14 4 T197 13 T179 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T161 17 T170 9 T251 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T13 14 T30 9 T137 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T11 12 T216 10 T148 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T44 12 T76 7 T145 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T13 8 T141 14 T161 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T145 11 T159 13 T153 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T13 6 T158 9 T169 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T32 14 T134 10 T145 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T30 6 T175 2 T39 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T13 20 T77 12 T16 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T13 14 T147 10 T175 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T241 8 T191 9 T84 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 55 1 T246 13 T247 8 T252 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 189 1 T11 1 T13 12 T33 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T140 10 T84 13 T164 9



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 94 1 T43 6 T176 9 T241 11
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 68 1 T34 6 T107 1 T166 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T11 1 T33 10 T37 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T9 1 T141 1 T154 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T158 1 T44 1 T144 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T143 12 T136 16 T240 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T5 13 T13 2 T14 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T5 12 T13 1 T216 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T153 1 T156 17 T253 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T12 1 T144 8 T216 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1503 1 T1 19 T3 3 T8 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T11 1 T12 1 T14 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T13 12 T30 10 T43 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T13 1 T141 1 T236 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T76 1 T145 13 T159 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T13 11 T158 1 T146 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T32 17 T43 9 T134 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T39 3 T251 8 T254 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 320 1 T13 20 T77 1 T16 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 384 1 T13 2 T30 3 T160 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16969 1 T2 176 T4 185 T6 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 82 1 T241 8 T157 1 T191 9
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T34 8 T167 10 T255 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T11 10 T33 7 T37 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T154 7 T140 10 T229 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T158 16 T44 1 T134 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T136 15 T240 11 T250 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T13 4 T136 15 T170 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T13 7 T216 4 T40 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T153 13 T218 12 T193 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T216 15 T159 8 T170 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1012 1 T14 4 T197 13 T179 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T11 12 T216 10 T161 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T13 14 T30 9 T44 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T13 8 T141 14 T236 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T76 7 T145 16 T159 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T13 6 T158 9 T161 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T32 14 T134 10 T145 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T39 15 T251 7 T254 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T13 20 T77 12 T16 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 299 1 T13 14 T30 6 T147 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 134 1 T11 1 T13 12 T33 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T11 11 T33 8 T144 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T9 1 T141 1 T136 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T158 17 T44 2 T134 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T5 1 T143 1 T40 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T5 1 T13 6 T136 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T12 1 T13 8 T216 21
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1364 1 T1 1 T3 3 T8 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T144 1 T161 18 T245 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T13 15 T30 10 T149 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T11 13 T12 1 T149 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T13 2 T43 1 T44 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T13 9 T14 1 T141 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T145 12 T159 14 T153 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T13 8 T158 10 T146 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T32 15 T43 1 T134 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T30 7 T175 3 T16 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T13 22 T77 13 T176 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T13 16 T160 1 T147 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T43 1 T241 9 T191 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T246 14 T247 9 T166 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17169 1 T2 176 T4 185 T6 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T248 1 T140 11 T249 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T33 9 T144 12 T243 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T136 15 T154 8 T229 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T134 12 T149 4 T243 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T5 11 T143 11 T40 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T5 12 T136 10 T170 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 70 1 T140 14 T225 4 T192 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1159 1 T1 18 T14 3 T228 23
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T144 7 T245 19 T170 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T13 9 T30 9 T149 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T149 13 T148 7 T217 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T43 13 T44 10 T45 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T139 9 T236 9 T232 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T145 9 T159 12 T139 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T13 9 T146 10 T169 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T32 16 T43 8 T134 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T30 2 T175 7 T39 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T13 18 T176 8 T16 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T175 11 T39 3 T213 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 48 1 T43 5 T241 10 T191 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T246 15 T166 9 T252 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T37 1 T217 10 T156 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T140 10 T183 13 T184 10



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] * -- -- 2
[auto[1]] [values[0]] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 100 1 T43 1 T176 1 T241 9
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 35 1 T34 9 T107 1 T166 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T11 11 T33 8 T37 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T9 1 T141 1 T154 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T158 17 T44 2 T144 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T143 1 T136 16 T240 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T5 1 T13 6 T14 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T5 1 T13 8 T216 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T153 14 T156 1 T253 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T12 1 T144 1 T216 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1348 1 T1 1 T3 3 T8 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T11 13 T12 1 T14 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T13 17 T30 10 T43 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T13 9 T141 15 T236 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T76 8 T145 18 T159 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T13 8 T158 10 T146 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T32 15 T43 1 T134 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T39 16 T251 8 T254 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 317 1 T13 22 T77 13 T16 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 371 1 T13 16 T30 7 T160 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17103 1 T2 176 T4 185 T6 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 76 1 T43 5 T176 8 T241 10
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T34 5 T166 9 T256 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T33 9 T37 1 T243 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T154 8 T140 10 T229 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T144 12 T134 12 T149 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T143 11 T136 15 T250 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T5 12 T14 2 T136 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T5 11 T40 1 T140 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T156 16 T218 8 T257 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T144 7 T245 19 T170 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1167 1 T1 18 T14 1 T228 23
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T149 13 T148 7 T217 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T13 9 T30 9 T43 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T236 9 T232 12 T215 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T145 11 T159 12 T236 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T13 9 T146 10 T169 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T32 16 T43 8 T134 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T39 2 T251 7 T35 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T13 18 T16 2 T222 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T30 2 T175 18 T39 3



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22439 1 T1 1 T2 176 T3 3
auto[1] auto[0] 4163 1 T1 18 T5 23 T13 36

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%