dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27131 1 T1 21 T2 11 T3 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23215 1 T1 21 T2 11 T3 3
auto[ADC_CTRL_FILTER_COND_OUT] 3916 1 T5 21 T8 11 T12 15



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20892 1 T2 11 T4 20 T5 38
auto[1] 6239 1 T1 21 T3 3 T5 21



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22883 1 T1 21 T2 11 T3 3
auto[1] 4248 1 T5 21 T10 21 T12 12



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 35 1 T49 21 T316 13 T317 1
values[0] 89 1 T118 13 T140 2 T318 11
values[1] 703 1 T8 3 T11 5 T15 1
values[2] 553 1 T8 11 T12 12 T18 2
values[3] 722 1 T5 44 T96 5 T17 15
values[4] 3176 1 T1 21 T3 3 T10 23
values[5] 756 1 T13 11 T30 7 T128 9
values[6] 790 1 T15 2 T32 35 T48 17
values[7] 657 1 T127 11 T131 6 T132 17
values[8] 880 1 T5 15 T12 3 T31 2
values[9] 1144 1 T13 12 T97 12 T32 15
minimum 17626 1 T2 11 T4 20 T6 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 867 1 T8 14 T11 5 T15 1
values[1] 604 1 T12 12 T17 4 T18 2
values[2] 765 1 T5 44 T96 5 T17 11
values[3] 3219 1 T1 21 T3 3 T10 23
values[4] 744 1 T15 1 T30 7 T32 35
values[5] 659 1 T13 8 T126 1 T20 3
values[6] 806 1 T12 3 T15 1 T31 1
values[7] 864 1 T5 15 T13 12 T31 1
values[8] 722 1 T97 12 T33 1 T19 3
values[9] 215 1 T32 15 T122 12 T123 16
minimum 17666 1 T2 11 T4 20 T6 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22804 1 T1 2 T2 11 T3 3
auto[1] 4327 1 T1 19 T5 35 T8 12



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T8 3 T11 5 T15 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T8 11 T27 15 T32 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T17 4 T147 1 T130 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T12 3 T18 2 T132 18
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T5 19 T96 1 T17 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T5 9 T36 4 T49 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1635 1 T1 21 T3 3 T10 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 278 1 T27 7 T118 1 T125 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T15 1 T128 1 T133 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T30 7 T32 20 T128 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T126 1 T20 2 T50 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T13 1 T172 1 T225 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T48 15 T131 1 T132 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T12 1 T15 1 T31 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T5 10 T31 1 T206 22
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T13 1 T118 1 T50 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T49 10 T158 1 T213 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T97 1 T33 1 T19 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T122 6 T178 10 T274 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T32 9 T123 8 T207 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17487 1 T2 11 T4 20 T6 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T281 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T27 8 T118 12 T211 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T27 18 T32 11 T140 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T130 9 T49 10 T218 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T12 9 T132 4 T121 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T5 4 T96 4 T17 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T5 12 T36 1 T49 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1035 1 T10 21 T13 2 T28 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T27 2 T118 15 T125 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T128 7 T133 7 T51 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T32 15 T131 16 T210 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T20 1 T50 1 T164 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T13 7 T172 12 T135 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T48 2 T131 2 T132 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T12 2 T127 19 T131 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T5 5 T206 23 T121 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T13 11 T118 13 T50 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T49 11 T169 1 T216 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T97 11 T125 14 T207 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T122 6 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T32 6 T123 8 T207 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 156 1 T12 1 T18 2 T19 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T281 9 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T49 10 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T316 13 T317 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T118 1 T319 14 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T140 1 T318 1 T320 17
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T8 3 T11 5 T15 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T27 15 T32 10 T147 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T147 1 T130 1 T119 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T8 11 T12 3 T18 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T5 19 T96 1 T17 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T5 9 T36 4 T132 18
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1607 1 T1 21 T3 3 T10 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T27 7 T118 1 T125 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T13 1 T128 1 T20 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T13 1 T30 7 T128 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T15 1 T48 15 T126 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T15 1 T32 20 T131 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T131 1 T132 7 T134 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T127 3 T131 1 T21 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T5 10 T31 1 T206 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T12 1 T31 1 T33 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T206 9 T158 1 T213 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 393 1 T13 1 T97 1 T32 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17478 1 T2 11 T4 20 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T49 11 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T118 12 T319 4 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T140 1 T318 10 T320 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T27 8 T211 10 T123 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T27 18 T32 11 T228 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T130 9 T218 9 T26 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T12 9 T121 14 T164 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T5 4 T96 4 T17 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T5 12 T36 1 T132 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1017 1 T10 21 T28 6 T209 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T27 2 T118 15 T125 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T13 2 T128 7 T20 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T13 7 T210 11 T141 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T48 2 T133 7 T164 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T32 15 T131 16 T172 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T131 2 T132 10 T50 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T127 8 T131 2 T21 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T5 5 T206 12 T121 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T12 2 T127 11 T50 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T206 11 T122 6 T216 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 322 1 T13 11 T97 11 T32 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 148 1 T12 1 T18 2 T19 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T8 1 T11 1 T15 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 291 1 T8 1 T27 19 T32 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T17 4 T147 1 T130 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T12 10 T18 2 T132 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T5 5 T96 5 T17 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T5 13 T36 4 T49 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1387 1 T1 2 T3 3 T10 23
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 314 1 T27 3 T118 16 T125 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T15 1 T128 8 T133 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T30 1 T32 16 T128 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T126 1 T20 3 T50 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T13 8 T172 13 T225 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T48 3 T131 3 T132 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T12 3 T15 1 T31 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T5 6 T31 1 T206 25
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T13 12 T118 14 T50 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T49 12 T158 1 T213 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T97 12 T33 1 T19 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T122 7 T178 1 T274 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T32 7 T123 9 T207 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17635 1 T2 11 T4 20 T6 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T281 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T8 2 T11 4 T27 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T8 10 T27 14 T32 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T49 11 T218 9 T282 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T12 2 T132 17 T121 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T5 18 T17 4 T183 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T5 8 T36 1 T49 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1283 1 T1 19 T40 26 T129 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T27 6 T125 15 T169 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T51 2 T235 10 T135 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T30 6 T32 19 T37 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T217 7 T224 10 T171 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T135 4 T136 12 T262 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T48 14 T132 6 T125 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T127 13 T21 1 T51 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T5 9 T206 20 T121 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T50 11 T38 2 T174 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T49 9 T216 2 T79 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T125 11 T207 11 T218 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T122 5 T178 9 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T32 8 T123 7 T207 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T321 8 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T281 13 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T49 12 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T316 1 T317 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T118 13 T319 5 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T140 2 T318 11 T320 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T8 1 T11 1 T15 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T27 19 T32 12 T147 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T147 1 T130 10 T119 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T8 1 T12 10 T18 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T5 5 T96 5 T17 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T5 13 T36 4 T132 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1364 1 T1 2 T3 3 T10 23
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 320 1 T27 3 T118 16 T125 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T13 3 T128 8 T20 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T13 8 T30 1 T128 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T15 1 T48 3 T126 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T15 1 T32 16 T131 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T131 3 T132 11 T134 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T127 9 T131 3 T21 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T5 6 T31 1 T206 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T12 3 T31 1 T33 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T206 12 T158 1 T213 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 389 1 T13 12 T97 12 T32 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17626 1 T2 11 T4 20 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T49 9 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T316 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T319 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T320 16 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T8 2 T11 4 T27 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T27 14 T32 9 T26 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T218 9 T26 2 T223 21
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T8 10 T12 2 T121 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T5 18 T17 4 T49 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T5 8 T36 1 T132 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1260 1 T1 19 T40 26 T129 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T27 6 T125 15 T169 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T51 2 T235 10 T73 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T30 6 T148 9 T216 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T48 14 T217 7 T224 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T32 19 T37 1 T136 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T132 6 T125 9 T171 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T127 2 T21 1 T51 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T5 9 T206 12 T121 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T127 11 T50 11 T142 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T206 8 T122 5 T216 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 326 1 T32 8 T38 2 T123 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22804 1 T1 2 T2 11 T3 3
auto[1] auto[0] 4327 1 T1 19 T5 35 T8 12

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%