dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27194 1 T1 101 T2 27 T3 5



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23627 1 T1 96 T2 27 T3 5
auto[ADC_CTRL_FILTER_COND_OUT] 3567 1 T1 5 T6 29 T8 19



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21171 1 T1 96 T3 5 T4 20
auto[1] 6023 1 T1 5 T2 27 T5 33



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23099 1 T1 100 T2 13 T3 1
auto[1] 4095 1 T1 1 T2 14 T3 4



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 228 1 T23 14 T130 9 T142 1
values[0] 11 1 T232 10 T308 1 - -
values[1] 515 1 T1 5 T11 5 T108 1
values[2] 648 1 T13 17 T26 8 T28 12
values[3] 811 1 T6 13 T8 5 T13 4
values[4] 837 1 T108 1 T39 8 T202 1
values[5] 650 1 T2 27 T6 6 T47 1
values[6] 659 1 T3 5 T8 14 T10 22
values[7] 728 1 T6 16 T13 11 T30 9
values[8] 2955 1 T5 33 T8 4 T9 15
values[9] 1104 1 T9 27 T11 12 T12 3
minimum 18048 1 T1 96 T4 20 T7 142



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 486 1 T1 5 T108 1 T37 2
values[1] 764 1 T6 13 T13 21 T26 8
values[2] 758 1 T8 5 T28 7 T37 1
values[3] 854 1 T2 27 T108 1 T53 19
values[4] 702 1 T6 6 T47 1 T108 1
values[5] 588 1 T3 5 T6 16 T8 14
values[6] 2981 1 T5 33 T42 14 T134 10
values[7] 673 1 T8 4 T9 21 T12 10
values[8] 1005 1 T9 21 T11 3 T12 3
values[9] 182 1 T11 9 T130 9 T36 6
minimum 18201 1 T1 96 T4 20 T7 142



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23064 1 T1 100 T2 15 T3 5
auto[1] 4130 1 T1 1 T2 12 T5 31



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T108 1 T37 1 T174 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T1 4 T206 1 T135 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T13 2 T28 1 T33 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T6 13 T13 8 T26 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T28 1 T213 1 T221 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T8 5 T37 1 T214 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T2 13 T108 1 T27 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T53 9 T39 5 T202 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T6 6 T47 1 T108 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T132 17 T41 1 T215 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T3 1 T29 1 T186 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T6 16 T8 14 T10 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1463 1 T5 33 T42 14 T134 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T13 7 T30 1 T174 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T8 4 T9 21 T35 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T12 10 T38 1 T229 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 344 1 T9 21 T12 3 T23 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T11 3 T47 1 T142 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T130 9 T36 5 T132 21
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T11 9 T246 1 T139 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17977 1 T1 96 T4 20 T7 142
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T267 1 T291 9 T163 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T37 1 T218 3 T200 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 75 1 T1 1 T135 12 T278 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T13 2 T28 10 T54 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T13 9 T26 2 T28 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T28 6 T213 10 T221 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T214 14 T147 12 T217 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T2 14 T37 1 T171 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T53 10 T39 3 T139 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T135 9 T137 1 T274 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T132 12 T41 6 T215 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T3 4 T186 4 T14 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T10 11 T213 9 T248 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1113 1 T181 6 T212 23 T151 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T13 4 T30 8 T143 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T35 1 T219 9 T232 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T229 17 T221 2 T172 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T23 6 T207 17 T189 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T214 7 T41 1 T215 21
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T36 1 T132 10 T309 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T246 12 T199 4 T310 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 143 1 T35 1 T13 5 T26 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T291 2 T79 5 T304 10



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 101 1 T23 8 T130 9 T132 21
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T142 1 T15 3 T139 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T232 7 T308 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T11 5 T108 1 T37 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T1 4 T136 11 T267 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T174 1 T33 1 T41 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T13 8 T26 6 T28 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T13 2 T28 2 T213 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 278 1 T6 13 T8 5 T37 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T108 1 T171 13 T189 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T39 5 T202 1 T236 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T2 13 T6 6 T47 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T53 9 T132 17 T311 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T3 1 T29 1 T186 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T8 14 T10 11 T213 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T205 1 T207 5 T146 18
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T6 16 T13 7 T30 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1480 1 T5 33 T8 4 T9 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T12 10 T174 1 T38 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 372 1 T9 27 T12 3 T36 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T11 12 T47 1 T246 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17923 1 T1 96 T4 20 T7 142
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 62 1 T23 6 T132 10 T209 10
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T199 4 T310 11 T34 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T232 3 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 70 1 T37 1 T233 15 T218 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T1 1 T278 3 T291 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T172 2 T217 11 T233 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T13 9 T26 2 T28 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T13 2 T28 16 T213 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T214 14 T147 12 T217 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T171 10 T189 6 T216 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T39 3 T139 13 T251 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T2 14 T37 1 T135 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T53 10 T132 12 T250 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T3 4 T186 4 T14 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T10 11 T213 9 T41 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T205 3 T207 11 T260 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T13 4 T30 8 T143 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1058 1 T35 1 T181 6 T212 23
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T229 17 T221 2 T214 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T36 1 T207 17 T189 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T246 12 T214 7 T41 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 125 1 T35 1 T13 5 T26 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T108 1 T37 2 T174 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T1 4 T206 1 T135 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T13 3 T28 11 T33 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T6 1 T13 12 T26 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T28 7 T213 11 T221 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T8 1 T37 1 T214 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T2 15 T108 1 T27 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T53 11 T39 6 T202 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T6 1 T47 1 T108 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T132 13 T41 7 T215 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T3 5 T29 1 T186 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T6 1 T8 1 T10 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1441 1 T5 2 T42 2 T134 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T13 5 T30 9 T174 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T8 1 T9 2 T35 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T12 1 T38 1 T229 18
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 314 1 T9 1 T12 1 T23 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T11 1 T47 1 T142 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T130 1 T36 5 T132 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T11 1 T246 13 T139 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18079 1 T1 96 T4 20 T7 142
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T267 1 T291 3 T163 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T145 11 T301 17 T218 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T1 1 T136 10 T278 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T13 1 T172 5 T217 23
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T6 12 T13 5 T26 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T221 9 T152 5 T227 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T8 4 T214 15 T136 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T2 12 T27 2 T37 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T53 8 T39 2 T236 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T6 5 T137 2 T227 20
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T132 16 T215 8 T231 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T186 10 T14 2 T54 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T6 15 T8 13 T10 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1135 1 T5 31 T42 12 T134 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T13 6 T143 7 T132 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T8 3 T9 19 T35 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T12 9 T145 13 T243 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 284 1 T9 20 T12 2 T23 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T11 2 T214 1 T41 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 77 1 T130 8 T36 1 T132 20
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T11 8 T312 13 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 41 1 T11 4 T232 4 T233 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T291 8 T265 12 T79 2



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 80 1 T23 10 T130 1 T132 11
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T142 1 T15 3 T139 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T232 6 T308 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T11 1 T108 1 T37 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T1 4 T136 1 T267 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T174 1 T33 1 T41 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T13 12 T26 7 T28 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T13 3 T28 18 T213 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T6 1 T8 1 T37 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T108 1 T171 11 T189 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T39 6 T202 1 T236 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T2 15 T6 1 T47 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T53 11 T132 13 T311 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T3 5 T29 1 T186 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T8 1 T10 12 T213 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T205 4 T207 12 T146 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T6 1 T13 5 T30 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1384 1 T5 2 T8 1 T9 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T12 1 T174 1 T38 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 297 1 T9 2 T12 1 T36 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 286 1 T11 2 T47 1 T246 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18048 1 T1 96 T4 20 T7 142
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 83 1 T23 4 T130 8 T132 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T312 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T232 4 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T11 4 T145 11 T301 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T1 1 T136 10 T278 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T172 2 T217 15 T233 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T13 5 T26 1 T33 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T13 1 T221 9 T152 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T6 12 T8 4 T214 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T171 12 T189 2 T238 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T39 2 T236 13 T147 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 88 1 T2 12 T6 5 T27 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T53 8 T132 16 T150 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T186 10 T14 2 T54 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T8 13 T10 10 T215 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T207 4 T146 17 T260 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T6 15 T13 6 T143 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1154 1 T5 31 T8 3 T9 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T12 9 T145 13 T243 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 313 1 T9 25 T12 2 T36 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T11 10 T214 1 T41 2



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23064 1 T1 100 T2 15 T3 5
auto[1] auto[0] 4130 1 T1 1 T2 12 T5 31

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%