dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27194 1 T1 101 T2 27 T3 5



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23292 1 T1 96 T2 27 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3902 1 T1 5 T3 5 T6 22



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21153 1 T1 96 T3 5 T4 20
auto[1] 6041 1 T1 5 T2 27 T5 33



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23099 1 T1 100 T2 13 T3 1
auto[1] 4095 1 T1 1 T2 14 T3 4



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 204 1 T6 6 T202 1 T243 17
values[0] 30 1 T137 5 T99 6 T96 19
values[1] 1020 1 T9 15 T10 22 T47 1
values[2] 2781 1 T5 33 T6 13 T11 3
values[3] 778 1 T12 10 T47 1 T108 1
values[4] 611 1 T3 5 T11 5 T108 1
values[5] 591 1 T8 5 T35 6 T28 12
values[6] 728 1 T1 5 T8 4 T11 9
values[7] 630 1 T6 16 T9 21 T13 17
values[8] 791 1 T2 27 T8 14 T9 6
values[9] 982 1 T12 3 T28 11 T201 1
minimum 18048 1 T1 96 T4 20 T7 142



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 809 1 T9 15 T10 22 T11 3
values[1] 2909 1 T5 33 T6 13 T108 1
values[2] 626 1 T12 10 T47 1 T108 1
values[3] 652 1 T3 5 T11 5 T108 1
values[4] 610 1 T8 5 T35 6 T33 18
values[5] 737 1 T1 5 T8 4 T9 21
values[6] 632 1 T6 16 T13 17 T27 3
values[7] 776 1 T2 27 T8 14 T9 6
values[8] 884 1 T37 3 T14 2 T142 2
values[9] 137 1 T6 6 T12 3 T28 11
minimum 18422 1 T1 96 T4 20 T7 142



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23064 1 T1 100 T2 15 T3 5
auto[1] 4130 1 T1 1 T2 12 T5 31



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T9 15 T11 3 T54 6
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 295 1 T10 11 T47 1 T33 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1515 1 T5 33 T6 13 T42 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T108 1 T213 1 T39 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T131 1 T145 12 T206 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T12 10 T47 1 T108 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T11 5 T23 8 T26 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T3 1 T108 1 T13 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T35 5 T33 13 T172 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T8 5 T143 14 T171 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T8 4 T11 9 T53 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T1 4 T9 21 T13 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T13 8 T246 1 T205 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T6 16 T27 3 T36 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 277 1 T2 13 T8 14 T9 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T201 1 T33 1 T214 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T37 2 T14 2 T142 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T202 1 T243 17 T135 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T12 3 T202 1 T141 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T6 6 T28 1 T136 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17984 1 T1 96 T4 20 T7 142
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T137 4 T171 13 T219 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T54 8 T148 15 T273 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T10 11 T172 14 T189 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1076 1 T181 6 T212 23 T213 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T213 10 T39 3 T214 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T216 9 T155 4 T209 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T143 7 T132 10 T211 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 63 1 T23 6 T26 2 T172 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T3 4 T13 4 T28 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 77 1 T35 1 T33 5 T189 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T171 13 T215 8 T139 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T53 10 T28 6 T30 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T1 1 T13 2 T132 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T13 9 T246 12 T205 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T36 1 T54 8 T217 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T2 14 T37 1 T231 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T33 2 T214 15 T215 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T37 1 T229 17 T207 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T135 12 T214 14 T207 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T95 7 T313 13 T314 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T28 10 T315 13 T316 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 235 1 T35 1 T13 5 T26 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T137 1 T171 10 T219 10



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 34 1 T202 1 T311 1 T34 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T6 6 T243 17 T136 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T137 4 T99 2 T96 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T9 15 T54 6 T135 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 310 1 T10 11 T47 1 T33 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1434 1 T5 33 T6 13 T11 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T108 1 T39 5 T214 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T131 1 T145 12 T206 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T12 10 T47 1 T108 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T11 5 T23 8 T26 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T3 1 T108 1 T13 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T35 5 T172 1 T175 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T8 5 T28 1 T171 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T8 4 T11 9 T53 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T1 4 T13 2 T174 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T13 8 T30 1 T246 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T6 16 T9 21 T36 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 297 1 T2 13 T8 14 T9 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T27 3 T33 1 T317 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T12 3 T37 2 T14 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 332 1 T28 1 T201 1 T202 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17923 1 T1 96 T4 20 T7 142
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 50 1 T34 3 T318 1 T319 15
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T172 2 T215 8 T92 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T137 1 T99 4 T96 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T54 8 T135 9 T219 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T10 11 T171 10 T172 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1002 1 T181 6 T212 23 T213 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T39 3 T214 7 T231 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T15 1 T155 4 T78 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T213 10 T143 7 T132 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T23 6 T26 2 T172 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T3 4 T13 4 T132 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 77 1 T35 1 T189 4 T250 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T28 11 T171 13 T215 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T53 10 T28 6 T186 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T1 1 T13 2 T132 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T13 9 T30 8 T246 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T36 1 T54 8 T232 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T2 14 T37 1 T205 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T33 2 T249 11 T233 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T37 1 T229 17 T207 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 295 1 T28 10 T135 12 T214 29
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 125 1 T35 1 T13 5 T26 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T9 1 T11 1 T54 9
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T10 12 T47 1 T33 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1411 1 T5 2 T6 1 T42 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T108 1 T213 11 T39 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T131 1 T145 1 T206 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T12 1 T47 1 T108 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T11 1 T23 10 T26 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T3 5 T108 1 T13 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T35 5 T33 6 T172 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T8 1 T143 1 T171 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T8 1 T11 1 T53 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T1 4 T9 1 T13 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T13 12 T246 13 T205 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T6 1 T27 1 T36 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T2 15 T8 1 T9 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T201 1 T33 3 T214 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T37 2 T14 2 T142 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T202 1 T243 1 T135 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 33 1 T12 1 T202 1 T141 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T6 1 T28 11 T136 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18178 1 T1 96 T4 20 T7 142
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T137 3 T171 11 T219 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T9 14 T11 2 T54 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T10 10 T254 2 T172 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1180 1 T5 31 T6 12 T42 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T39 2 T214 1 T231 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T145 11 T136 7 T227 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T12 9 T143 7 T132 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 71 1 T11 4 T23 4 T26 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T13 6 T132 16 T238 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T35 1 T33 12 T189 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T8 4 T143 13 T171 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T8 3 T11 8 T53 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T1 1 T9 20 T13 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T13 5 T221 9 T152 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T6 15 T27 2 T36 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T2 12 T8 13 T9 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T214 14 T136 11 T215 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T37 1 T207 17 T260 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T243 16 T214 15 T207 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T12 2 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T6 5 T136 10 T230 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 41 1 T219 13 T234 14 T292 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T137 2 T171 12 T219 11



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 63 1 T202 1 T311 1 T34 4
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T6 1 T243 1 T136 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T137 3 T99 5 T96 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T9 1 T54 9 T135 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 303 1 T10 12 T47 1 T33 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1330 1 T5 2 T6 1 T11 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T108 1 T39 6 T214 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T131 1 T145 1 T206 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T12 1 T47 1 T108 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T11 1 T23 10 T26 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T3 5 T108 1 T13 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T35 5 T172 1 T175 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T8 1 T28 12 T171 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T8 1 T11 1 T53 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T1 4 T13 3 T174 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T13 12 T30 9 T246 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T6 1 T9 1 T36 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T2 15 T8 1 T9 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T27 1 T33 3 T317 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T12 1 T37 2 T14 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 348 1 T28 11 T201 1 T202 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 18048 1 T1 96 T4 20 T7 142
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 21 1 T318 2 T319 13 T293 6
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T6 5 T243 16 T136 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T137 2 T99 1 T96 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T9 14 T54 5 T219 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T10 10 T254 2 T171 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1106 1 T5 31 T6 12 T11 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T39 2 T214 1 T231 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T145 11 T236 13 T136 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T12 9 T143 7 T132 20
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 81 1 T11 4 T23 4 T26 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T13 6 T132 16 T238 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T35 1 T189 3 T234 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T8 4 T171 14 T215 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T8 3 T11 8 T53 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T1 1 T13 1 T143 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T13 5 T152 5 T148 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T6 15 T9 20 T36 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T2 12 T8 13 T9 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T27 2 T249 12 T233 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T12 2 T37 1 T207 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T214 29 T207 4 T136 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 23064 1 T1 100 T2 15 T3 5
auto[1] auto[0] 4130 1 T1 1 T2 12 T5 31

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%