Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=4,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal=155,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T39,T40,T41 |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
171851948 |
0 |
0 |
T1 |
444364 |
1013599 |
0 |
0 |
T2 |
3020634 |
34507 |
0 |
0 |
T3 |
7356330 |
6615 |
0 |
0 |
T5 |
11801934 |
9298 |
0 |
0 |
T6 |
2927178 |
39576 |
0 |
0 |
T7 |
15720300 |
19092 |
0 |
0 |
T8 |
15307272 |
818040 |
0 |
0 |
T9 |
2152980 |
15951 |
0 |
0 |
T10 |
7740774 |
69380 |
0 |
0 |
T11 |
3263238 |
4030 |
0 |
0 |
T12 |
0 |
24450 |
0 |
0 |
T13 |
0 |
4370 |
0 |
0 |
T14 |
0 |
3494 |
0 |
0 |
T15 |
9069844 |
250520 |
0 |
0 |
T16 |
0 |
1033 |
0 |
0 |
T39 |
623546 |
1288 |
0 |
0 |
T40 |
0 |
727 |
0 |
0 |
T41 |
0 |
1965 |
0 |
0 |
T42 |
0 |
47101 |
0 |
0 |
T43 |
0 |
1996 |
0 |
0 |
T44 |
0 |
1060 |
0 |
0 |
T45 |
981478 |
0 |
0 |
0 |
T46 |
450623 |
0 |
0 |
0 |
T47 |
383085 |
0 |
0 |
0 |
T48 |
132852 |
0 |
0 |
0 |
T49 |
124875 |
0 |
0 |
0 |
T50 |
167590 |
0 |
0 |
0 |
T51 |
92689 |
0 |
0 |
0 |
T52 |
159507 |
0 |
0 |
0 |
T53 |
341007 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
880388548 |
871765856 |
0 |
0 |
T1 |
601718 |
522808 |
0 |
0 |
T2 |
1817920 |
1816542 |
0 |
0 |
T3 |
885456 |
883948 |
0 |
0 |
T4 |
2418 |
130 |
0 |
0 |
T5 |
3099460 |
3097952 |
0 |
0 |
T6 |
862836 |
860522 |
0 |
0 |
T7 |
1816542 |
1815112 |
0 |
0 |
T8 |
460616 |
395928 |
0 |
0 |
T9 |
24856 |
23192 |
0 |
0 |
T10 |
223600 |
221234 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196080 |
0 |
0 |
T1 |
444364 |
614 |
0 |
0 |
T2 |
3020634 |
42 |
0 |
0 |
T3 |
7356330 |
21 |
0 |
0 |
T5 |
11801934 |
63 |
0 |
0 |
T6 |
2927178 |
21 |
0 |
0 |
T7 |
15720300 |
42 |
0 |
0 |
T8 |
15307272 |
492 |
0 |
0 |
T9 |
2152980 |
37 |
0 |
0 |
T10 |
7740774 |
39 |
0 |
0 |
T11 |
3263238 |
21 |
0 |
0 |
T12 |
0 |
18 |
0 |
0 |
T13 |
0 |
14 |
0 |
0 |
T14 |
0 |
14 |
0 |
0 |
T15 |
9069844 |
142 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T39 |
623546 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
28 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
981478 |
0 |
0 |
0 |
T46 |
450623 |
0 |
0 |
0 |
T47 |
383085 |
0 |
0 |
0 |
T48 |
132852 |
0 |
0 |
0 |
T49 |
124875 |
0 |
0 |
0 |
T50 |
167590 |
0 |
0 |
0 |
T51 |
92689 |
0 |
0 |
0 |
T52 |
159507 |
0 |
0 |
0 |
T53 |
341007 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2888366 |
2887534 |
0 |
0 |
T2 |
4363138 |
4363112 |
0 |
0 |
T3 |
10625810 |
10625654 |
0 |
0 |
T4 |
1181908 |
1179776 |
0 |
0 |
T5 |
17047238 |
17047030 |
0 |
0 |
T6 |
4228146 |
4228120 |
0 |
0 |
T7 |
22707100 |
22706866 |
0 |
0 |
T8 |
22110504 |
22103926 |
0 |
0 |
T9 |
3109860 |
3107728 |
0 |
0 |
T10 |
11181118 |
11180884 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 17 | 16 | 94.12 |
CONT_ASSIGN | 65 | 0 | 0 | |
ALWAYS | 71 | 5 | 4 | 80.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 7 | 7 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
|
unreachable |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
|
unreachable |
75 |
1 |
1 |
76 |
0 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
|
unreachable |
124 |
|
unreachable |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Total | Covered | Percent |
Conditions | 7 | 6 | 85.71 |
Logical | 7 | 6 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Not Covered | |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
IF |
71 |
3 |
2 |
66.67 |
IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Unreachable |
|
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn_val_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_filter_status_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
61927924 |
0 |
0 |
T2 |
167813 |
131062 |
0 |
0 |
T3 |
408685 |
27163 |
0 |
0 |
T5 |
655663 |
38494 |
0 |
0 |
T6 |
162621 |
129475 |
0 |
0 |
T7 |
873350 |
72904 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
11603 |
0 |
0 |
T12 |
0 |
106008 |
0 |
0 |
T13 |
0 |
29405 |
0 |
0 |
T14 |
0 |
16340 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
294426 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
66620 |
0 |
0 |
T2 |
167813 |
157 |
0 |
0 |
T3 |
408685 |
66 |
0 |
0 |
T5 |
655663 |
217 |
0 |
0 |
T6 |
162621 |
78 |
0 |
0 |
T7 |
873350 |
173 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
74 |
0 |
0 |
T12 |
0 |
62 |
0 |
0 |
T13 |
0 |
74 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
169 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 21 | 21 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
|
unreachable |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T39,T40,T41 |
1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T39,T40,T41 |
1 | 1 | Covered | T39,T40,T41 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T39,T40,T41 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T39,T40,T41 |
1 | 1 | Covered | T39,T40,T41 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T39,T40,T41 |
0 |
0 |
1 |
Covered |
T39,T40,T41 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T39,T40,T41 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_state_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
93103 |
0 |
0 |
T16 |
0 |
1033 |
0 |
0 |
T17 |
0 |
1529 |
0 |
0 |
T39 |
623546 |
1288 |
0 |
0 |
T40 |
0 |
727 |
0 |
0 |
T41 |
0 |
1965 |
0 |
0 |
T43 |
0 |
1996 |
0 |
0 |
T44 |
0 |
1060 |
0 |
0 |
T45 |
981478 |
0 |
0 |
0 |
T46 |
450623 |
0 |
0 |
0 |
T47 |
383085 |
0 |
0 |
0 |
T48 |
132852 |
0 |
0 |
0 |
T49 |
124875 |
0 |
0 |
0 |
T50 |
167590 |
0 |
0 |
0 |
T51 |
92689 |
0 |
0 |
0 |
T52 |
159507 |
0 |
0 |
0 |
T53 |
341007 |
0 |
0 |
0 |
T54 |
0 |
1601 |
0 |
0 |
T55 |
0 |
1924 |
0 |
0 |
T56 |
0 |
1446 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
82 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
T39 |
623546 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
981478 |
0 |
0 |
0 |
T46 |
450623 |
0 |
0 |
0 |
T47 |
383085 |
0 |
0 |
0 |
T48 |
132852 |
0 |
0 |
0 |
T49 |
124875 |
0 |
0 |
0 |
T50 |
167590 |
0 |
0 |
0 |
T51 |
92689 |
0 |
0 |
0 |
T52 |
159507 |
0 |
0 |
0 |
T53 |
341007 |
0 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_en_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
31164723 |
0 |
0 |
T1 |
111091 |
599011 |
0 |
0 |
T2 |
167813 |
4793 |
0 |
0 |
T3 |
408685 |
1057 |
0 |
0 |
T5 |
655663 |
1591 |
0 |
0 |
T6 |
162621 |
5368 |
0 |
0 |
T7 |
873350 |
2715 |
0 |
0 |
T8 |
850404 |
486807 |
0 |
0 |
T9 |
119610 |
15951 |
0 |
0 |
T10 |
430043 |
69380 |
0 |
0 |
T11 |
181291 |
541 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
35762 |
0 |
0 |
T1 |
111091 |
363 |
0 |
0 |
T2 |
167813 |
6 |
0 |
0 |
T3 |
408685 |
3 |
0 |
0 |
T5 |
655663 |
9 |
0 |
0 |
T6 |
162621 |
3 |
0 |
0 |
T7 |
873350 |
6 |
0 |
0 |
T8 |
850404 |
293 |
0 |
0 |
T9 |
119610 |
37 |
0 |
0 |
T10 |
430043 |
39 |
0 |
0 |
T11 |
181291 |
3 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_pd_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
14386149 |
0 |
0 |
T1 |
111091 |
294645 |
0 |
0 |
T2 |
167813 |
3280 |
0 |
0 |
T3 |
408685 |
711 |
0 |
0 |
T5 |
655663 |
1003 |
0 |
0 |
T6 |
162621 |
3780 |
0 |
0 |
T7 |
873350 |
1841 |
0 |
0 |
T8 |
850404 |
238035 |
0 |
0 |
T9 |
119610 |
7619 |
0 |
0 |
T10 |
430043 |
33773 |
0 |
0 |
T11 |
181291 |
349 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
16953 |
0 |
0 |
T1 |
111091 |
181 |
0 |
0 |
T2 |
167813 |
4 |
0 |
0 |
T3 |
408685 |
2 |
0 |
0 |
T5 |
655663 |
6 |
0 |
0 |
T6 |
162621 |
2 |
0 |
0 |
T7 |
873350 |
4 |
0 |
0 |
T8 |
850404 |
146 |
0 |
0 |
T9 |
119610 |
18 |
0 |
0 |
T10 |
430043 |
19 |
0 |
0 |
T11 |
181291 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_lp_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11242274 |
0 |
0 |
T1 |
111091 |
295928 |
0 |
0 |
T2 |
167813 |
1609 |
0 |
0 |
T3 |
408685 |
244 |
0 |
0 |
T4 |
45458 |
1382 |
0 |
0 |
T5 |
655663 |
425 |
0 |
0 |
T6 |
162621 |
1833 |
0 |
0 |
T7 |
873350 |
866 |
0 |
0 |
T8 |
850404 |
239032 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
0 |
198 |
0 |
0 |
T15 |
0 |
181377 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13211 |
0 |
0 |
T1 |
111091 |
181 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T4 |
45458 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
146 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
104 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T4,T1,T2 |
0 |
0 |
1 |
Covered |
T4,T1,T2 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_sample_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
11344120 |
0 |
0 |
T1 |
111091 |
297156 |
0 |
0 |
T2 |
167813 |
1613 |
0 |
0 |
T3 |
408685 |
249 |
0 |
0 |
T4 |
45458 |
1384 |
0 |
0 |
T5 |
655663 |
410 |
0 |
0 |
T6 |
162621 |
1839 |
0 |
0 |
T7 |
873350 |
900 |
0 |
0 |
T8 |
850404 |
240104 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
0 |
207 |
0 |
0 |
T15 |
0 |
181585 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
13227 |
0 |
0 |
T1 |
111091 |
181 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T4 |
45458 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
146 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
0 |
104 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1651618 |
0 |
0 |
T1 |
111091 |
1908 |
0 |
0 |
T2 |
167813 |
1677 |
0 |
0 |
T3 |
408685 |
353 |
0 |
0 |
T5 |
655663 |
436 |
0 |
0 |
T6 |
162621 |
1951 |
0 |
0 |
T7 |
873350 |
979 |
0 |
0 |
T8 |
850404 |
1908 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
208 |
0 |
0 |
T12 |
0 |
1404 |
0 |
0 |
T15 |
0 |
1999 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2000 |
0 |
0 |
T1 |
111091 |
1 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
1 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1563944 |
0 |
0 |
T2 |
167813 |
1673 |
0 |
0 |
T3 |
408685 |
345 |
0 |
0 |
T5 |
655663 |
411 |
0 |
0 |
T6 |
162621 |
1940 |
0 |
0 |
T7 |
873350 |
963 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
197 |
0 |
0 |
T12 |
0 |
1394 |
0 |
0 |
T13 |
0 |
351 |
0 |
0 |
T14 |
0 |
256 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3466 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1883 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1555211 |
0 |
0 |
T2 |
167813 |
1669 |
0 |
0 |
T3 |
408685 |
340 |
0 |
0 |
T5 |
655663 |
377 |
0 |
0 |
T6 |
162621 |
1932 |
0 |
0 |
T7 |
873350 |
942 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
185 |
0 |
0 |
T12 |
0 |
1377 |
0 |
0 |
T13 |
0 |
349 |
0 |
0 |
T14 |
0 |
247 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3453 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1907 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1561295 |
0 |
0 |
T2 |
167813 |
1665 |
0 |
0 |
T3 |
408685 |
338 |
0 |
0 |
T5 |
655663 |
447 |
0 |
0 |
T6 |
162621 |
1928 |
0 |
0 |
T7 |
873350 |
917 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
176 |
0 |
0 |
T12 |
0 |
1368 |
0 |
0 |
T13 |
0 |
347 |
0 |
0 |
T14 |
0 |
236 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3435 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1930 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1539849 |
0 |
0 |
T2 |
167813 |
1661 |
0 |
0 |
T3 |
408685 |
328 |
0 |
0 |
T5 |
655663 |
407 |
0 |
0 |
T6 |
162621 |
1917 |
0 |
0 |
T7 |
873350 |
898 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
171 |
0 |
0 |
T12 |
0 |
1357 |
0 |
0 |
T13 |
0 |
342 |
0 |
0 |
T14 |
0 |
228 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3422 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1901 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1521029 |
0 |
0 |
T2 |
167813 |
1657 |
0 |
0 |
T3 |
408685 |
320 |
0 |
0 |
T5 |
655663 |
435 |
0 |
0 |
T6 |
162621 |
1909 |
0 |
0 |
T7 |
873350 |
878 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
218 |
0 |
0 |
T12 |
0 |
1352 |
0 |
0 |
T13 |
0 |
330 |
0 |
0 |
T14 |
0 |
222 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3416 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1899 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1532073 |
0 |
0 |
T2 |
167813 |
1653 |
0 |
0 |
T3 |
408685 |
308 |
0 |
0 |
T5 |
655663 |
421 |
0 |
0 |
T6 |
162621 |
1903 |
0 |
0 |
T7 |
873350 |
862 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
211 |
0 |
0 |
T12 |
0 |
1345 |
0 |
0 |
T13 |
0 |
326 |
0 |
0 |
T14 |
0 |
281 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3402 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1881 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn0_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1528118 |
0 |
0 |
T2 |
167813 |
1649 |
0 |
0 |
T3 |
408685 |
302 |
0 |
0 |
T5 |
655663 |
382 |
0 |
0 |
T6 |
162621 |
1897 |
0 |
0 |
T7 |
873350 |
845 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
201 |
0 |
0 |
T12 |
0 |
1326 |
0 |
0 |
T13 |
0 |
322 |
0 |
0 |
T14 |
0 |
277 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3378 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1894 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1570630 |
0 |
0 |
T1 |
111091 |
1900 |
0 |
0 |
T2 |
167813 |
1645 |
0 |
0 |
T3 |
408685 |
292 |
0 |
0 |
T5 |
655663 |
409 |
0 |
0 |
T6 |
162621 |
1889 |
0 |
0 |
T7 |
873350 |
816 |
0 |
0 |
T8 |
850404 |
1904 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
191 |
0 |
0 |
T12 |
0 |
1321 |
0 |
0 |
T15 |
0 |
1997 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1975 |
0 |
0 |
T1 |
111091 |
1 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
1 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1517544 |
0 |
0 |
T2 |
167813 |
1641 |
0 |
0 |
T3 |
408685 |
288 |
0 |
0 |
T5 |
655663 |
434 |
0 |
0 |
T6 |
162621 |
1879 |
0 |
0 |
T7 |
873350 |
790 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
188 |
0 |
0 |
T12 |
0 |
1303 |
0 |
0 |
T13 |
0 |
306 |
0 |
0 |
T14 |
0 |
255 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3353 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1883 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1463859 |
0 |
0 |
T2 |
167813 |
1637 |
0 |
0 |
T3 |
408685 |
286 |
0 |
0 |
T5 |
655663 |
401 |
0 |
0 |
T6 |
162621 |
1872 |
0 |
0 |
T7 |
873350 |
898 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
184 |
0 |
0 |
T12 |
0 |
1293 |
0 |
0 |
T13 |
0 |
299 |
0 |
0 |
T14 |
0 |
251 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3335 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1865 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1480440 |
0 |
0 |
T2 |
167813 |
1633 |
0 |
0 |
T3 |
408685 |
284 |
0 |
0 |
T5 |
655663 |
433 |
0 |
0 |
T6 |
162621 |
1864 |
0 |
0 |
T7 |
873350 |
889 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
176 |
0 |
0 |
T12 |
0 |
1279 |
0 |
0 |
T13 |
0 |
295 |
0 |
0 |
T14 |
0 |
239 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3316 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1871 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1512817 |
0 |
0 |
T2 |
167813 |
1629 |
0 |
0 |
T3 |
408685 |
277 |
0 |
0 |
T5 |
655663 |
395 |
0 |
0 |
T6 |
162621 |
1861 |
0 |
0 |
T7 |
873350 |
873 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
171 |
0 |
0 |
T12 |
0 |
1270 |
0 |
0 |
T13 |
0 |
286 |
0 |
0 |
T14 |
0 |
230 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3294 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1909 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1489794 |
0 |
0 |
T2 |
167813 |
1625 |
0 |
0 |
T3 |
408685 |
272 |
0 |
0 |
T5 |
655663 |
464 |
0 |
0 |
T6 |
162621 |
1856 |
0 |
0 |
T7 |
873350 |
974 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
221 |
0 |
0 |
T12 |
0 |
1261 |
0 |
0 |
T13 |
0 |
277 |
0 |
0 |
T14 |
0 |
223 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3286 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1875 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1513297 |
0 |
0 |
T2 |
167813 |
1621 |
0 |
0 |
T3 |
408685 |
261 |
0 |
0 |
T5 |
655663 |
437 |
0 |
0 |
T6 |
162621 |
1853 |
0 |
0 |
T7 |
873350 |
949 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
213 |
0 |
0 |
T12 |
0 |
1248 |
0 |
0 |
T13 |
0 |
272 |
0 |
0 |
T14 |
0 |
278 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3279 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1902 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T5 |
1 | 1 | Covered | T2,T3,T5 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T3,T5 |
0 |
0 |
1 |
Covered |
T2,T3,T5 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_chn1_filter_ctl_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1475827 |
0 |
0 |
T2 |
167813 |
1617 |
0 |
0 |
T3 |
408685 |
257 |
0 |
0 |
T5 |
655663 |
397 |
0 |
0 |
T6 |
162621 |
1846 |
0 |
0 |
T7 |
873350 |
932 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
210 |
0 |
0 |
T12 |
0 |
1239 |
0 |
0 |
T13 |
0 |
268 |
0 |
0 |
T14 |
0 |
271 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
3266 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1877 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
1 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
1 |
0 |
0 |
T7 |
873350 |
2 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T13 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T2,T5,T13 |
1 | 1 | Covered | T2,T5,T13 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T2,T5,T13 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T5,T13 |
1 | 1 | Covered | T2,T5,T13 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T5,T13 |
0 |
0 |
1 |
Covered |
T2,T5,T13 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T2,T5,T13 |
0 |
0 |
1 |
Covered |
T2,T5,T13 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_wakeup_ctl_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1031663 |
0 |
0 |
T2 |
167813 |
1601 |
0 |
0 |
T3 |
408685 |
0 |
0 |
0 |
T5 |
655663 |
428 |
0 |
0 |
T6 |
162621 |
0 |
0 |
0 |
T7 |
873350 |
0 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
0 |
0 |
0 |
T13 |
0 |
365 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T39 |
0 |
2961 |
0 |
0 |
T45 |
0 |
941 |
0 |
0 |
T46 |
0 |
429 |
0 |
0 |
T47 |
0 |
2799 |
0 |
0 |
T57 |
0 |
401 |
0 |
0 |
T58 |
0 |
1845 |
0 |
0 |
T59 |
0 |
2579 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1368 |
0 |
0 |
T2 |
167813 |
2 |
0 |
0 |
T3 |
408685 |
0 |
0 |
0 |
T5 |
655663 |
3 |
0 |
0 |
T6 |
162621 |
0 |
0 |
0 |
T7 |
873350 |
0 |
0 |
0 |
T8 |
850404 |
0 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
0 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T15 |
647846 |
0 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T2 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T1,T2 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T1,T2 |
Assert Coverage for Instance : tb.dut.u_reg.u_adc_fsm_rst_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
16184647 |
0 |
0 |
T1 |
111091 |
410780 |
0 |
0 |
T2 |
167813 |
3362 |
0 |
0 |
T3 |
408685 |
707 |
0 |
0 |
T5 |
655663 |
1021 |
0 |
0 |
T6 |
162621 |
3911 |
0 |
0 |
T7 |
873350 |
1972 |
0 |
0 |
T8 |
850404 |
327421 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
368 |
0 |
0 |
T12 |
0 |
3313 |
0 |
0 |
T15 |
0 |
246524 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33861098 |
33529456 |
0 |
0 |
T1 |
23143 |
20108 |
0 |
0 |
T2 |
69920 |
69867 |
0 |
0 |
T3 |
34056 |
33998 |
0 |
0 |
T4 |
93 |
5 |
0 |
0 |
T5 |
119210 |
119152 |
0 |
0 |
T6 |
33186 |
33097 |
0 |
0 |
T7 |
69867 |
69812 |
0 |
0 |
T8 |
17716 |
15228 |
0 |
0 |
T9 |
956 |
892 |
0 |
0 |
T10 |
8600 |
8509 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
18405 |
0 |
0 |
T1 |
111091 |
249 |
0 |
0 |
T2 |
167813 |
4 |
0 |
0 |
T3 |
408685 |
2 |
0 |
0 |
T5 |
655663 |
6 |
0 |
0 |
T6 |
162621 |
2 |
0 |
0 |
T7 |
873350 |
4 |
0 |
0 |
T8 |
850404 |
197 |
0 |
0 |
T9 |
119610 |
0 |
0 |
0 |
T10 |
430043 |
0 |
0 |
0 |
T11 |
181291 |
2 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T15 |
0 |
140 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
111091 |
111059 |
0 |
0 |
T2 |
167813 |
167812 |
0 |
0 |
T3 |
408685 |
408679 |
0 |
0 |
T4 |
45458 |
45376 |
0 |
0 |
T5 |
655663 |
655655 |
0 |
0 |
T6 |
162621 |
162620 |
0 |
0 |
T7 |
873350 |
873341 |
0 |
0 |
T8 |
850404 |
850151 |
0 |
0 |
T9 |
119610 |
119528 |
0 |
0 |
T10 |
430043 |
430034 |
0 |
0 |