dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26212 1 T1 100 T2 49 T3 30



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22632 1 T1 100 T2 49 T3 23
auto[ADC_CTRL_FILTER_COND_OUT] 3580 1 T3 7 T5 8 T9 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19703 1 T1 100 T3 23 T4 20
auto[1] 6509 1 T2 49 T3 7 T5 22



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22209 1 T1 100 T2 49 T3 22
auto[1] 4003 1 T3 8 T11 17 T52 26



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 13 1 T195 1 T35 1 T275 11
values[0] 86 1 T25 20 T48 1 T160 11
values[1] 662 1 T42 3 T29 13 T31 29
values[2] 803 1 T12 8 T51 14 T194 18
values[3] 589 1 T37 5 T130 1 T89 21
values[4] 769 1 T26 7 T28 1 T29 20
values[5] 3145 1 T2 49 T3 7 T5 8
values[6] 781 1 T3 7 T9 1 T39 11
values[7] 520 1 T9 1 T11 1 T42 27
values[8] 536 1 T26 2 T32 3 T82 12
values[9] 1397 1 T5 22 T11 11 T28 3
minimum 16911 1 T1 100 T3 16 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 998 1 T42 3 T25 20 T29 13
values[1] 768 1 T12 8 T194 18 T15 11
values[2] 636 1 T51 14 T37 5 T29 20
values[3] 3025 1 T2 49 T6 40 T7 28
values[4] 865 1 T3 14 T5 8 T9 1
values[5] 691 1 T9 1 T11 1 T42 27
values[6] 505 1 T9 1 T82 17 T130 1
values[7] 661 1 T26 2 T32 3 T48 2
values[8] 852 1 T5 22 T11 11 T28 3
values[9] 288 1 T63 22 T17 8 T92 24
minimum 16923 1 T1 100 T3 16 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21855 1 T1 100 T2 3 T3 24
auto[1] 4357 1 T2 46 T3 6 T5 28



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 335 1 T42 1 T25 11 T29 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T32 8 T83 1 T63 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T12 8 T31 8 T127 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T194 18 T15 8 T127 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T29 10 T195 1 T131 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T51 14 T37 3 T31 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1753 1 T2 49 T6 40 T7 28
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T42 1 T26 4 T63 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T3 5 T9 1 T11 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T3 3 T5 8 T44 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T9 1 T11 1 T42 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T39 9 T49 2 T129 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T82 17 T234 1 T135 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T9 1 T130 1 T168 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T26 1 T32 3 T48 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T55 13 T129 5 T204 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T5 22 T11 1 T82 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T28 1 T168 1 T92 17
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T63 11 T276 1 T142 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 105 1 T17 5 T92 17 T217 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16775 1 T1 100 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T277 7 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T42 2 T25 9 T29 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T63 13 T87 11 T247 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T31 9 T127 11 T49 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T15 3 T203 9 T18 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 69 1 T29 10 T171 2 T144 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T37 2 T31 15 T89 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 993 1 T52 26 T45 11 T63 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T26 3 T34 1 T148 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T3 2 T11 7 T37 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T3 4 T44 3 T88 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T42 13 T16 2 T88 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T39 6 T203 3 T133 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T278 12 T174 5 T181 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T168 8 T128 5 T231 24
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T26 1 T221 7 T146 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T55 13 T204 13 T230 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 10 T17 2 T48 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T28 2 T168 7 T92 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 49 1 T63 11 T142 12 T147 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T17 3 T92 7 T217 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 136 1 T3 2 T15 1 T17 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T277 5 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2


Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T195 1 T275 11 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T35 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T25 11 T48 1 T160 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T190 3 T265 10 T279 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T42 1 T29 11 T31 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T32 8 T83 1 T63 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T12 8 T31 8 T131 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T51 14 T194 18 T15 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T171 1 T135 1 T247 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T37 3 T130 1 T89 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T28 1 T29 10 T195 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T26 4 T31 14 T63 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1734 1 T2 49 T6 40 T7 28
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T3 3 T5 8 T42 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T3 5 T9 1 T16 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T39 6 T129 11 T145 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T11 1 T42 14 T82 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T9 1 T39 3 T168 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T26 1 T32 3 T82 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T130 1 T92 17 T230 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 318 1 T5 22 T11 1 T63 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 444 1 T28 1 T17 5 T168 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16775 1 T1 100 T3 14 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 32 1 T25 9 T160 10 T273 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T190 3 T265 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T42 2 T29 2 T31 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T63 13 T247 14 T268 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T31 9 T49 12 T92 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T15 3 T87 11 T203 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T171 2 T144 4 T244 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T37 2 T89 12 T249 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T29 10 T167 10 T213 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T26 3 T31 15 T148 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1060 1 T11 7 T52 26 T37 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T3 4 T44 3 T34 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T3 2 T16 2 T88 30
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T39 5 T133 11 T231 24
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T42 13 T221 7 T149 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T39 1 T168 8 T128 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T26 1 T213 14 T247 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T92 14 T230 7 T193 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T11 10 T63 11 T17 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 397 1 T28 2 T17 3 T168 7
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 136 1 T3 2 T15 1 T17 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 298 1 T42 3 T25 10 T29 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T32 1 T83 1 T63 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T12 1 T31 10 T127 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T194 1 T15 9 T127 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T29 11 T195 1 T131 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T51 1 T37 3 T31 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1343 1 T2 3 T6 3 T7 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T42 1 T26 6 T63 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 256 1 T3 3 T9 1 T11 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T3 5 T5 1 T44 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T9 1 T11 1 T42 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T39 9 T49 2 T129 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T82 1 T234 1 T135 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T9 1 T130 1 T168 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T26 2 T32 1 T48 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T55 14 T129 1 T204 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T5 1 T11 11 T82 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T28 3 T168 8 T92 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T63 12 T276 1 T142 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T17 6 T92 8 T217 6
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16911 1 T1 100 T3 16 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T277 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T25 10 T29 10 T31 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T32 7 T63 8 T87 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T12 7 T31 7 T127 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T194 17 T15 2 T127 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T29 9 T144 1 T172 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T51 13 T37 2 T31 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1403 1 T2 46 T6 37 T7 26
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T26 1 T253 1 T174 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T3 4 T37 1 T127 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T3 2 T5 7 T44 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T42 13 T16 2 T82 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T39 6 T129 10 T145 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T82 16 T261 7 T256 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T128 2 T231 13 T173 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T32 2 T146 14 T247 27
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T55 12 T129 4 T204 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T5 21 T82 11 T17 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T92 16 T128 2 T159 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T63 10 T142 11 T147 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T17 2 T92 16 T147 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T277 3 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T195 1 T275 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T35 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T25 10 T48 1 T160 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T190 4 T265 10 T279 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T42 3 T29 3 T31 19
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T32 1 T83 1 T63 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T12 1 T31 10 T131 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T51 1 T194 1 T15 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T171 3 T135 1 T247 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T37 3 T130 1 T89 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T28 1 T29 11 T195 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T26 6 T31 16 T63 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1407 1 T2 3 T6 3 T7 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T3 5 T5 1 T42 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T3 3 T9 1 T16 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T39 6 T129 1 T145 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T11 1 T42 14 T82 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T9 1 T39 3 T168 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T26 2 T32 1 T82 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T130 1 T92 15 T230 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 306 1 T5 1 T11 11 T63 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 469 1 T28 3 T17 6 T168 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16911 1 T1 100 T3 16 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T275 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 22 1 T25 10 T273 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T190 2 T265 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T29 10 T31 10 T127 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T32 7 T63 8 T196 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T12 7 T31 7 T49 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T51 13 T194 17 T15 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T144 1 T200 11 T244 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T37 2 T89 8 T249 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T29 9 T167 11 T199 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T26 1 T31 13 T128 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1387 1 T2 46 T6 37 T7 26
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T3 2 T5 7 T44 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T3 4 T16 2 T82 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T39 5 T129 10 T145 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T42 13 T82 16 T256 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 83 1 T39 1 T128 2 T174 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T32 2 T82 11 T261 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T92 16 T230 2 T193 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T5 21 T63 10 T17 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 372 1 T17 2 T55 12 T92 16



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21855 1 T1 100 T2 3 T3 24
auto[1] auto[0] 4357 1 T2 46 T3 6 T5 28

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%