dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22634 1 T1 20 T2 20 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19078 1 T1 20 T2 20 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3556 1 T7 11 T13 18 T14 14



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 16710 1 T1 20 T2 20 T4 20
auto[1] 5924 1 T5 5 T7 11 T12 12



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18984 1 T1 20 T2 20 T4 20
auto[1] 3650 1 T5 4 T7 3 T8 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 94 1 T201 1 T222 14 T226 17
values[0] 35 1 T271 33 T272 1 T273 1
values[1] 559 1 T84 16 T201 1 T221 7
values[2] 722 1 T8 3 T34 11 T82 8
values[3] 676 1 T14 14 T132 5 T165 18
values[4] 566 1 T36 2 T133 9 T224 10
values[5] 669 1 T41 27 T31 12 T136 5
values[6] 679 1 T7 11 T15 13 T59 10
values[7] 738 1 T17 1 T141 1 T224 2
values[8] 2785 1 T5 5 T12 12 T16 47
values[9] 1146 1 T10 16 T13 18 T34 1
minimum 13965 1 T1 20 T2 20 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 772 1 T84 16 T201 1 T221 7
values[1] 800 1 T8 3 T34 11 T82 8
values[2] 490 1 T14 14 T132 5 T257 1
values[3] 686 1 T36 2 T136 5 T133 9
values[4] 597 1 T41 27 T31 12 T59 10
values[5] 851 1 T7 11 T15 13 T141 1
values[6] 2832 1 T5 5 T12 12 T16 47
values[7] 540 1 T17 1 T42 8 T141 1
values[8] 871 1 T10 16 T13 18 T34 1
values[9] 228 1 T84 14 T274 2 T230 5
minimum 13967 1 T1 20 T2 20 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18481 1 T1 20 T2 20 T4 20
auto[1] 4153 1 T7 3 T8 1 T10 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T84 16 T135 1 T136 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T201 1 T221 4 T223 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T8 2 T165 11 T244 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T34 1 T82 1 T133 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T257 1 T275 1 T235 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T14 8 T132 3 T226 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T36 2 T151 5 T225 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T136 1 T133 9 T224 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T31 1 T223 1 T138 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T41 14 T59 8 T207 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T222 6 T231 1 T172 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T7 8 T15 1 T141 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1597 1 T5 1 T12 12 T16 47
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T132 14 T224 1 T225 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T17 1 T42 8 T141 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T220 1 T39 2 T142 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T10 8 T34 1 T42 20
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 327 1 T13 18 T35 5 T84 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 48 1 T274 2 T276 1 T88 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T84 14 T230 3 T167 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13868 1 T1 20 T2 20 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T135 7 T136 8 T235 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T221 3 T38 3 T50 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T8 1 T165 7 T244 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T34 10 T82 7 T133 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T235 11 T154 16 T218 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T14 6 T132 2 T139 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T151 4 T225 5 T277 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T136 4 T224 9 T145 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T31 11 T165 12 T266 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T41 13 T59 2 T207 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T183 1 T233 10 T227 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T7 3 T15 12 T60 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 861 1 T5 4 T83 10 T259 24
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T132 9 T224 1 T225 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T160 11 T139 3 T278 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T39 1 T142 9 T50 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T10 8 T59 9 T129 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T59 12 T133 6 T179 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T88 11 T269 9 T279 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T230 2 T167 9 T280 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 99 1 T36 2 T38 1 T130 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T222 14 T226 9 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T201 1 T143 15 T280 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T272 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T271 17 T273 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T84 16 T135 1 T136 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T201 1 T221 4 T223 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T8 2 T244 5 T281 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T34 1 T82 1 T133 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T165 11 T257 1 T235 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T14 8 T132 3 T191 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T36 2 T223 1 T151 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T133 9 T224 1 T38 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T31 1 T165 12 T225 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T41 14 T136 1 T255 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T138 6 T222 6 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T7 8 T15 1 T59 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T17 1 T220 1 T172 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T141 1 T224 1 T220 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1594 1 T5 1 T12 12 T16 47
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T132 14 T142 10 T50 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T10 8 T34 1 T42 20
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 378 1 T13 18 T35 5 T84 27
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13867 1 T1 20 T2 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T226 8 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T280 11 T282 7 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T271 16 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T135 7 T136 8 T235 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T221 3 T167 11 T248 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T8 1 T244 6 T281 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T34 10 T82 7 T133 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T165 7 T235 11 T242 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T14 6 T132 2 T191 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T151 4 T277 6 T32 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T224 9 T283 12 T246 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T31 11 T165 12 T225 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T41 13 T136 4 T207 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T233 10 T227 13 T247 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T7 3 T15 12 T59 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T183 1 T227 6 T248 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T224 1 T225 6 T284 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 871 1 T5 4 T83 10 T259 24
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T132 9 T142 9 T50 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T10 8 T59 9 T129 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T59 12 T133 6 T39 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T36 2 T38 1 T130 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T84 1 T135 8 T136 9
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T201 1 T221 4 T223 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T8 2 T165 8 T244 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T34 11 T82 8 T133 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T257 1 T275 1 T235 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T14 7 T132 3 T226 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T36 2 T151 5 T225 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T136 5 T133 1 T224 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T31 12 T223 1 T138 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T41 15 T59 3 T207 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T222 1 T231 1 T172 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T7 8 T15 13 T141 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1182 1 T5 5 T12 1 T16 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T132 10 T224 2 T225 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T17 1 T42 1 T141 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T220 1 T39 2 T142 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T10 9 T34 1 T42 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T13 1 T35 4 T84 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 54 1 T274 2 T276 1 T88 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T84 1 T230 3 T167 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13967 1 T1 20 T2 20 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T84 15 T197 21 T236 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T221 3 T38 3 T237 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T8 1 T165 10 T244 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T133 6 T191 15 T244 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T143 16 T168 4 T85 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T14 7 T132 2 T226 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T151 4 T140 15 T32 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T133 8 T145 9 T91 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T138 5 T165 11 T167 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T41 12 T59 7 T207 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T222 5 T183 1 T251 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T7 3 T60 11 T138 24
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1276 1 T12 11 T16 44 T171 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T132 13 T225 7 T253 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T42 7 T247 8 T88 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T39 1 T142 9 T50 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T10 7 T42 19 T59 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T13 17 T35 1 T84 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T88 10 T269 8 T279 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T84 13 T230 2 T167 4



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T222 1 T226 9 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T201 1 T143 1 T280 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T272 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 18 1 T271 17 T273 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T84 1 T135 8 T136 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T201 1 T221 4 T223 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T8 2 T244 7 T281 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T34 11 T82 8 T133 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T165 8 T257 1 T235 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T14 7 T132 3 T191 19
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T36 2 T223 1 T151 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T133 1 T224 10 T38 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T31 12 T165 13 T225 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T41 15 T136 5 T255 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T138 1 T222 1 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T7 8 T15 13 T59 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T17 1 T220 1 T172 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T141 1 T224 2 T220 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1193 1 T5 5 T12 1 T16 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T132 10 T142 10 T50 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 332 1 T10 9 T34 1 T42 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T13 1 T35 4 T84 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13965 1 T1 20 T2 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 21 1 T222 13 T226 8 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T143 14 T280 15 T282 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T271 16 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T84 15 T197 4 T236 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T221 3 T167 13 T248 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T8 1 T244 4 T197 17
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T133 6 T38 3 T142 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 77 1 T165 10 T242 6 T252 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T14 7 T132 2 T191 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 78 1 T151 4 T143 16 T32 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T133 8 T226 16 T283 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T165 11 T140 15 T167 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T41 12 T207 4 T285 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T138 5 T222 5 T251 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T7 3 T59 7 T60 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T183 1 T166 13 T227 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T225 7 T166 16 T253 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1272 1 T12 11 T16 44 T42 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T132 13 T142 9 T50 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T10 7 T42 19 T59 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T13 17 T35 1 T84 25



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18481 1 T1 20 T2 20 T4 20
auto[1] auto[0] 4153 1 T7 3 T8 1 T10 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%