dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22634 1 T1 20 T2 20 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 17311 1 T1 20 T2 20 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 5323 1 T5 5 T8 3 T10 16



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17072 1 T1 20 T2 20 T4 20
auto[1] 5562 1 T5 5 T7 11 T8 3



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18984 1 T1 20 T2 20 T4 20
auto[1] 3650 1 T5 4 T7 3 T8 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 32 1 T132 5 T142 19 T228 1
values[0] 49 1 T40 1 T244 11 T229 2
values[1] 718 1 T13 18 T14 14 T41 2
values[2] 642 1 T34 11 T84 16 T200 1
values[3] 588 1 T17 1 T34 1 T21 4
values[4] 778 1 T7 11 T201 1 T59 29
values[5] 594 1 T84 14 T135 8 T60 2
values[6] 640 1 T133 9 T60 14 T138 6
values[7] 655 1 T8 3 T41 25 T42 20
values[8] 619 1 T15 13 T35 5 T42 8
values[9] 3354 1 T5 5 T10 16 T12 12
minimum 13965 1 T1 20 T2 20 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 977 1 T13 18 T14 14 T41 2
values[1] 2779 1 T5 5 T12 12 T16 47
values[2] 594 1 T7 11 T17 1 T34 1
values[3] 600 1 T59 19 T137 31 T60 22
values[4] 704 1 T84 14 T135 8 T133 9
values[5] 694 1 T8 3 T60 14 T165 18
values[6] 682 1 T41 25 T42 20 T201 1
values[7] 589 1 T15 13 T35 5 T42 8
values[8] 909 1 T10 16 T31 12 T132 5
values[9] 113 1 T179 21 T286 1 T258 2
minimum 13993 1 T1 20 T2 20 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18481 1 T1 20 T2 20 T4 20
auto[1] 4153 1 T7 3 T8 1 T10 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 340 1 T13 18 T41 1 T84 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T14 8 T82 1 T84 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T34 1 T59 9 T138 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1549 1 T5 1 T12 12 T16 47
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T7 8 T17 1 T34 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T201 1 T59 8 T136 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T137 16 T140 3 T235 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T59 10 T60 11 T39 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T60 1 T220 1 T140 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T84 14 T135 1 T133 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T60 12 T165 11 T257 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T8 2 T142 14 T50 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T41 13 T42 20 T201 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T141 1 T138 6 T50 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T139 1 T231 1 T172 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T15 1 T35 5 T42 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 291 1 T136 1 T138 16 T222 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T10 8 T31 1 T132 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 47 1 T286 1 T258 1 T260 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T179 12 T287 1 T288 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13881 1 T1 20 T2 20 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T41 1 T132 9 T133 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T14 6 T82 7 T221 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T34 10 T59 12 T167 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 901 1 T5 4 T83 10 T259 24
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T7 3 T224 10 T151 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T59 2 T136 4 T244 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T137 15 T235 9 T145 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T59 9 T60 11 T39 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 69 1 T60 1 T289 3 T290 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T135 7 T160 11 T225 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T60 2 T165 7 T191 18
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T8 1 T142 11 T50 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T41 12 T129 16 T225 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T50 14 T229 6 T241 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T232 15 T234 16 T144 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T15 12 T183 1 T153 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T136 8 T237 7 T227 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T10 8 T31 11 T132 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T258 1 T260 2 T291 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T179 9 T288 16 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 112 1 T36 2 T38 1 T130 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T292 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T132 3 T142 10 T228 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 26 1 T244 5 T229 1 T187 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T40 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T13 18 T41 1 T84 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T14 8 T82 1 T221 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T34 1 T59 9 T138 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T84 16 T200 1 T36 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T17 1 T34 1 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T21 4 T136 1 T130 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T7 8 T137 16 T220 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T201 1 T59 18 T60 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T60 1 T220 1 T140 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T84 14 T135 1 T39 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T60 12 T257 1 T50 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T133 9 T138 6 T160 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T41 13 T42 20 T201 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T8 2 T141 1 T142 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T129 17 T225 8 T139 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T15 1 T35 5 T42 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 345 1 T136 1 T138 16 T222 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1729 1 T5 1 T10 8 T12 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13867 1 T1 20 T2 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T292 3 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T132 2 T142 9 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 22 1 T244 6 T229 1 T156 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T41 1 T132 9 T133 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T14 6 T82 7 T221 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T34 10 T59 12 T38 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T165 1 T234 11 T248 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T224 10 T151 4 T237 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 68 1 T136 4 T244 12 T242 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T7 3 T137 15 T235 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T59 11 T60 11 T248 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T60 1 T241 9 T293 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T135 7 T39 1 T231 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T60 2 T235 11 T145 20
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T160 11 T225 5 T50 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T41 12 T165 7 T191 18
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T8 1 T142 11 T244 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T129 16 T225 6 T232 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T15 12 T50 14 T183 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T136 8 T237 7 T234 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1018 1 T5 4 T10 8 T83 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T36 2 T38 1 T130 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T13 1 T41 2 T84 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T14 7 T82 8 T84 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T34 11 T59 13 T138 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1213 1 T5 5 T12 1 T16 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T7 8 T17 1 T34 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T201 1 T59 3 T136 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T137 16 T140 1 T235 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T59 10 T60 12 T39 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T60 2 T220 1 T140 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T84 1 T135 8 T133 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T60 3 T165 8 T257 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T8 2 T142 12 T50 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T41 13 T42 1 T201 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T141 1 T138 1 T50 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T139 1 T231 1 T172 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T15 13 T35 4 T42 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T136 9 T138 1 T222 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T10 9 T31 12 T132 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T286 1 T258 2 T260 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T179 10 T287 1 T288 17
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13980 1 T1 20 T2 20 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 290 1 T13 17 T84 12 T132 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T14 7 T84 15 T221 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T59 8 T138 9 T222 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1237 1 T12 11 T16 44 T171 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T7 3 T151 4 T237 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T59 7 T134 10 T166 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T137 15 T140 2 T197 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T59 9 T60 10 T39 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T140 15 T228 18 T289 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T84 13 T133 8 T226 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T60 11 T165 10 T191 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T8 1 T142 13 T244 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T41 12 T42 19 T129 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T138 5 T50 15 T143 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T232 4 T234 15 T143 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T35 1 T42 7 T183 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T138 15 T222 13 T166 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T10 7 T132 2 T133 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T291 9 T294 19 T295 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T179 11 T288 8 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T296 13 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 4 1 T292 4 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T132 3 T142 10 T228 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T244 7 T229 2 T187 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T40 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T13 1 T41 2 T84 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T14 7 T82 8 T221 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T34 11 T59 13 T138 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T84 1 T200 1 T36 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T17 1 T34 1 T141 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T21 3 T136 5 T130 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T7 8 T137 16 T220 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T201 1 T59 13 T60 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T60 2 T220 1 T140 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T84 1 T135 8 T39 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T60 3 T257 1 T50 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T133 1 T138 1 T160 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T41 13 T42 1 T201 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T8 2 T141 1 T142 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T129 17 T225 7 T139 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T15 13 T35 4 T42 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 321 1 T136 9 T138 1 T222 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1363 1 T5 5 T10 9 T12 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13965 1 T1 20 T2 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T132 2 T142 9 T265 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 21 1 T244 4 T156 10 T297 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T13 17 T84 12 T132 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T14 7 T221 3 T165 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T59 8 T138 9 T38 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T84 15 T251 13 T234 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T151 4 T237 8 T167 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T21 1 T166 13 T244 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T7 3 T137 15 T140 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T59 16 T60 10 T134 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T140 15 T197 4 T228 21
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T84 13 T39 1 T226 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T60 11 T145 21 T246 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T133 8 T138 5 T298 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T41 12 T42 19 T165 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T8 1 T142 13 T244 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T129 16 T225 7 T232 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T35 1 T42 7 T50 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 286 1 T138 15 T222 13 T166 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1384 1 T10 7 T12 11 T16 44



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18481 1 T1 20 T2 20 T4 20
auto[1] auto[0] 4153 1 T7 3 T8 1 T10 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%