dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22634 1 T1 20 T2 20 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19214 1 T1 20 T2 20 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3420 1 T8 3 T10 16 T14 14



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 16753 1 T1 20 T2 20 T4 20
auto[1] 5881 1 T5 5 T10 16 T12 12



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18984 1 T1 20 T2 20 T4 20
auto[1] 3650 1 T5 4 T7 3 T8 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 26 1 T133 13 T308 13 - -
values[0] 92 1 T13 18 T266 18 T309 5
values[1] 654 1 T221 7 T132 23 T136 9
values[2] 2896 1 T5 5 T12 12 T16 47
values[3] 564 1 T10 16 T14 14 T34 1
values[4] 670 1 T41 25 T31 12 T191 34
values[5] 617 1 T41 2 T35 5 T200 1
values[6] 422 1 T7 11 T17 1 T201 1
values[7] 618 1 T135 8 T136 5 T160 12
values[8] 755 1 T8 3 T42 8 T59 19
values[9] 1355 1 T15 13 T84 27 T36 2
minimum 13965 1 T1 20 T2 20 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 923 1 T13 18 T221 7 T132 23
values[1] 2807 1 T5 5 T10 16 T12 12
values[2] 580 1 T14 14 T34 1 T82 8
values[3] 832 1 T41 25 T31 12 T201 1
values[4] 440 1 T17 1 T41 2 T35 5
values[5] 545 1 T7 11 T135 8 T136 5
values[6] 628 1 T224 2 T160 12 T165 24
values[7] 786 1 T8 3 T42 8 T59 19
values[8] 972 1 T15 13 T84 27 T36 2
values[9] 155 1 T226 17 T32 46 T148 8
minimum 13966 1 T1 20 T2 20 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18481 1 T1 20 T2 20 T4 20
auto[1] 4153 1 T7 3 T8 1 T10 7



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 271 1 T13 18 T132 14 T136 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T221 4 T141 1 T133 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1632 1 T5 1 T12 12 T16 47
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T10 8 T34 1 T42 20
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T82 1 T220 2 T230 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T14 8 T34 1 T224 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T41 13 T140 1 T50 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T31 1 T201 1 T140 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T35 5 T201 1 T59 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T17 1 T41 1 T200 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T7 8 T136 1 T166 18
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T135 1 T223 1 T138 22
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T165 12 T231 1 T196 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T224 1 T160 1 T39 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T59 10 T133 7 T151 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T8 2 T42 8 T137 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T133 7 T60 11 T38 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 324 1 T15 1 T84 27 T36 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 40 1 T32 24 T148 1 T310 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T226 17 T311 1 T312 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13868 1 T1 20 T2 20 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T132 9 T136 8 T183 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T221 3 T165 1 T225 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 893 1 T5 4 T83 10 T259 24
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T10 8 T34 10 T38 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T82 7 T230 2 T227 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T14 6 T224 9 T60 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T41 12 T50 12 T232 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T31 11 T244 12 T284 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 75 1 T59 12 T165 7 T302 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T41 1 T147 10 T289 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T7 3 T136 4 T153 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T135 7 T50 14 T237 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T165 12 T231 12 T227 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T224 1 T160 11 T39 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T59 9 T133 7 T151 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T8 1 T137 15 T129 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T133 6 T60 11 T139 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T15 12 T132 2 T139 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T32 22 T148 7 T301 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T311 8 T312 9 T309 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T36 2 T38 1 T130 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T133 7 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T308 13 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 47 1 T13 18 T266 7 T309 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T240 10 T313 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T132 14 T136 1 T205 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T221 4 T141 1 T133 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1643 1 T5 1 T12 12 T16 47
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T34 1 T134 11 T38 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T82 1 T59 8 T220 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T10 8 T14 8 T34 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T41 13 T140 1 T50 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T31 1 T191 16 T140 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T35 5 T59 9 T172 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T41 1 T200 1 T244 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T7 8 T201 1 T165 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T17 1 T223 1 T138 22
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T136 1 T165 12 T196 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T135 1 T160 1 T140 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T59 10 T133 7 T151 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T8 2 T42 8 T137 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 331 1 T60 11 T38 1 T222 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 433 1 T15 1 T84 27 T36 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13867 1 T1 20 T2 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 6 1 T133 6 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T266 11 T309 4 T279 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T240 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T132 9 T136 8 T183 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T221 3 T165 1 T225 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 946 1 T5 4 T83 10 T259 24
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T34 10 T38 3 T179 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 88 1 T82 7 T59 2 T230 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T10 8 T14 6 T224 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T41 12 T50 12 T235 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T31 11 T191 18 T207 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T59 12 T232 15 T153 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T41 1 T244 12 T237 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T7 3 T165 7 T314 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 58 1 T281 6 T278 12 T147 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T136 4 T165 12 T227 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T135 7 T160 11 T50 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T59 9 T133 7 T151 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T8 1 T137 15 T224 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T60 11 T139 13 T244 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 317 1 T15 12 T132 2 T129 16
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T36 2 T38 1 T130 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T13 1 T132 10 T136 9
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T221 4 T141 1 T133 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1212 1 T5 5 T12 1 T16 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T10 9 T34 11 T42 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T82 8 T220 2 T230 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T14 7 T34 1 T224 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T41 13 T140 1 T50 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T31 12 T201 1 T140 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T35 4 T201 1 T59 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T17 1 T41 2 T200 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T7 8 T136 5 T166 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T135 8 T223 1 T138 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T165 13 T231 13 T196 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T224 2 T160 12 T39 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T59 10 T133 8 T151 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T8 2 T42 1 T137 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T133 7 T60 12 T38 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 266 1 T15 13 T84 2 T36 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 47 1 T32 24 T148 8 T310 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T226 1 T311 9 T312 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13966 1 T1 20 T2 20 T4 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T13 17 T132 13 T183 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T221 3 T133 8 T225 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1313 1 T12 11 T16 44 T171 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T10 7 T42 19 T84 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T230 2 T227 4 T271 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T14 7 T191 15 T142 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T41 12 T232 4 T247 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T140 2 T244 12 T197 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T35 1 T59 8 T165 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T147 11 T289 3 T315 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T7 3 T166 17 T197 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T138 20 T140 15 T50 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T165 11 T227 6 T192 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T39 1 T249 13 T92 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T59 9 T133 6 T151 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T8 1 T42 7 T137 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T133 6 T60 10 T222 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T84 25 T132 2 T138 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 32 1 T32 22 T301 8 T316 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T226 16 T312 2 T317 1



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 7 1 T133 7 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T308 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T13 1 T266 12 T309 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T240 10 T313 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T132 10 T136 9 T205 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T221 4 T141 1 T133 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1273 1 T5 5 T12 1 T16 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T34 11 T134 1 T38 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T82 8 T59 3 T220 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T10 9 T14 7 T34 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T41 13 T140 1 T50 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T31 12 T191 19 T140 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T35 4 T59 13 T172 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T41 2 T200 1 T244 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T7 8 T201 1 T165 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T17 1 T223 1 T138 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T136 5 T165 13 T196 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T135 8 T160 12 T140 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T59 10 T133 8 T151 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T8 2 T42 1 T137 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 326 1 T60 12 T38 1 T222 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 391 1 T15 13 T84 2 T36 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13965 1 T1 20 T2 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 6 1 T133 6 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T308 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 41 1 T13 17 T266 6 T279 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T240 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T132 13 T183 1 T166 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T221 3 T133 8 T225 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1316 1 T12 11 T16 44 T171 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T134 10 T38 3 T179 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T59 7 T230 2 T228 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T10 7 T14 7 T42 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T41 12 T247 8 T167 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T191 15 T140 2 T207 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T35 1 T59 8 T232 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T244 12 T237 8 T315 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T7 3 T165 10 T166 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T138 20 T147 11 T318 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T165 11 T227 6 T298 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T140 15 T50 15 T244 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T59 9 T133 6 T151 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T8 1 T42 7 T137 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T60 10 T222 13 T244 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 359 1 T84 25 T132 2 T129 16



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18481 1 T1 20 T2 20 T4 20
auto[1] auto[0] 4153 1 T7 3 T8 1 T10 7

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%