dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23324 1 T4 20 T5 14 T6 2



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20225 1 T4 20 T5 14 T7 20
auto[ADC_CTRL_FILTER_COND_OUT] 3099 1 T6 2 T12 1 T15 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17618 1 T4 20 T5 14 T6 2
auto[1] 5706 1 T14 2 T16 10 T17 12



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19611 1 T4 20 T5 14 T6 2
auto[1] 3713 1 T12 3 T14 2 T16 9



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 53 1 T139 8 T165 3 T324 19
values[0] 37 1 T281 3 T312 7 T343 1
values[1] 711 1 T15 2 T22 23 T62 2
values[2] 701 1 T14 2 T17 12 T20 7
values[3] 880 1 T12 1 T84 24 T145 10
values[4] 470 1 T20 13 T68 16 T145 3
values[5] 2770 1 T16 10 T23 15 T96 11
values[6] 834 1 T54 9 T64 1 T139 25
values[7] 681 1 T20 3 T21 10 T67 24
values[8] 592 1 T6 2 T19 2 T67 1
values[9] 1091 1 T17 11 T18 27 T237 21
minimum 14504 1 T4 20 T5 14 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 998 1 T15 2 T22 23 T67 5
values[1] 618 1 T12 1 T14 2 T17 12
values[2] 773 1 T68 16 T84 24 T145 3
values[3] 2794 1 T20 13 T23 15 T96 11
values[4] 504 1 T16 10 T52 2 T46 15
values[5] 883 1 T156 3 T54 9 T139 25
values[6] 665 1 T6 2 T20 3 T21 10
values[7] 666 1 T67 24 T237 21 T137 14
values[8] 743 1 T17 11 T18 27 T19 2
values[9] 166 1 T161 1 T139 8 T140 12
minimum 14514 1 T4 20 T5 14 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19069 1 T4 20 T5 14 T6 2
auto[1] 4255 1 T15 1 T18 16 T19 1



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 282 1 T22 12 T67 3 T62 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 316 1 T15 2 T249 1 T138 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T14 2 T247 11 T146 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T12 1 T17 1 T20 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 304 1 T68 8 T84 8 T52 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T145 1 T150 1 T171 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1746 1 T20 1 T23 15 T96 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 58 1 T137 11 T150 1 T315 14
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T16 1 T52 1 T157 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T46 15 T64 1 T196 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T156 1 T54 9 T139 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T140 7 T261 15 T244 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T20 1 T21 8 T160 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T6 2 T67 1 T68 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T67 11 T237 12 T137 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T239 1 T138 1 T196 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T17 1 T18 17 T212 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T19 2 T47 1 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T161 1 T139 3 T140 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T165 2 T302 11 T344 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14415 1 T4 20 T5 14 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T22 11 T67 2 T42 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T201 18 T166 19 T312 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T196 2 T260 10 T201 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T17 11 T20 6 T145 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T68 8 T84 16 T52 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T145 2 T171 1 T262 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 936 1 T20 12 T159 10 T144 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T315 20 T302 2 T345 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T16 9 T52 1 T157 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T196 1 T270 1 T163 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T156 2 T139 10 T150 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T261 10 T244 14 T248 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T20 2 T21 2 T168 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T68 14 T136 6 T257 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T67 13 T237 9 T266 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T196 1 T243 2 T250 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T17 10 T18 10 T212 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T241 7 T201 14 T328 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 51 1 T139 5 T149 4 T166 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T165 1 T302 8 T344 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 99 1 T12 3 T14 2 T97 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T139 3 T324 12 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T165 2 T346 13 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T281 1 T343 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T312 1 T347 14 T203 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T22 12 T62 2 T42 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T15 2 T249 1 T141 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T14 2 T67 3 T247 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T17 1 T20 1 T160 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 362 1 T84 8 T52 13 T42 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T12 1 T145 1 T150 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T20 1 T68 8 T138 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 81 1 T145 1 T171 2 T315 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1623 1 T16 1 T23 15 T96 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T46 15 T137 11 T196 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T54 9 T139 15 T140 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T64 1 T140 7 T261 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T20 1 T21 8 T67 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T257 10 T268 10 T172 17
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T156 1 T137 14 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T6 2 T19 2 T67 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T17 1 T18 17 T237 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 329 1 T47 1 T138 1 T148 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14409 1 T4 20 T5 14 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T139 5 T324 7 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T165 1 T346 10 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T281 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T312 6 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T22 11 T42 15 T238 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T201 18 T152 13 T319 23
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T67 2 T260 10 T202 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T17 11 T20 6 T149 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T84 16 T52 15 T42 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T145 9 T151 6 T302 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T20 12 T68 8 T248 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T145 2 T171 1 T315 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 868 1 T16 9 T159 10 T144 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T196 1 T270 1 T163 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T139 10 T269 11 T165 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T261 10 T244 14 T248 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T20 2 T21 2 T67 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T257 10 T268 2 T323 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T156 14 T260 6 T283 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T68 14 T136 6 T196 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T17 10 T18 10 T237 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T250 9 T241 7 T201 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 95 1 T12 3 T14 2 T97 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T22 12 T67 3 T62 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T15 1 T249 1 T138 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T14 2 T247 1 T146 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T12 1 T17 12 T20 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 302 1 T68 9 T84 18 T52 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T145 3 T150 1 T171 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1276 1 T20 13 T23 1 T96 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T137 1 T150 1 T315 21
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T16 10 T52 2 T157 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T46 1 T64 1 T196 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T156 3 T54 1 T139 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T140 1 T261 11 T244 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T20 3 T21 3 T160 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T6 2 T67 1 T68 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T67 14 T237 10 T137 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T239 1 T138 1 T196 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T17 11 T18 11 T212 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T19 1 T47 1 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 64 1 T161 1 T139 6 T140 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T165 2 T302 9 T344 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14509 1 T4 20 T5 14 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T22 11 T67 2 T42 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 273 1 T15 1 T142 16 T201 20
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T247 10 T196 12 T260 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T149 9 T185 7 T245 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T68 7 T84 6 T52 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T141 15 T151 6 T308 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1406 1 T23 14 T96 10 T42 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T137 10 T315 13 T302 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T157 11 T206 10 T175 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T46 14 T270 1 T163 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T54 8 T139 14 T140 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T140 6 T261 14 T244 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T21 7 T168 10 T260 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T68 10 T136 9 T257 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T67 10 T237 11 T137 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T250 8 T164 9 T288 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T18 16 T212 12 T244 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T19 1 T201 15 T245 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 66 1 T139 2 T140 11 T149 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T165 1 T302 10 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 5 1 T248 5 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T139 6 T324 8 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T165 2 T346 11 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T281 3 T343 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T312 7 T347 1 T203 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T22 12 T62 2 T42 16
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T15 1 T249 1 T141 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T14 2 T67 3 T247 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T17 12 T20 7 T160 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 352 1 T84 18 T52 16 T42 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T12 1 T145 10 T150 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T20 13 T68 9 T138 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T145 3 T171 3 T315 21
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1196 1 T16 10 T23 1 T96 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T46 1 T137 1 T196 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T54 1 T139 11 T140 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T64 1 T140 1 T261 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T20 3 T21 3 T67 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T257 11 T268 3 T172 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T156 15 T137 1 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T6 2 T19 1 T67 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T17 11 T18 11 T237 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 296 1 T47 1 T138 1 T148 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14504 1 T4 20 T5 14 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T139 2 T324 11 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T165 1 T346 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T347 13 T203 11 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T22 11 T42 11 T238 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T15 1 T142 16 T201 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T67 2 T247 10 T260 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T149 9 T185 7 T166 21
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 310 1 T84 6 T52 12 T42 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T141 15 T245 8 T172 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T68 7 T248 5 T265 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T315 13 T308 7 T331 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1295 1 T23 14 T96 10 T49 32
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T46 14 T137 10 T270 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T54 8 T139 14 T140 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T140 6 T261 14 T244 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T21 7 T67 10 T168 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T257 9 T268 9 T172 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T137 13 T260 6 T173 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T19 1 T68 10 T136 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T18 16 T237 11 T140 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T250 8 T201 15 T245 15



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19069 1 T4 20 T5 14 T6 2
auto[1] auto[0] 4255 1 T15 1 T18 16 T19 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%