dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23659 1 T2 20 T3 3 T4 13



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 18019 1 T2 20 T3 1 T4 13
auto[ADC_CTRL_FILTER_COND_OUT] 5640 1 T3 2 T12 24 T15 8



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17656 1 T2 20 T3 1 T4 13
auto[1] 6003 1 T3 2 T8 9 T12 24



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19765 1 T2 20 T3 2 T4 13
auto[1] 3894 1 T3 1 T8 3 T12 21



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 12 1 T301 2 T302 4 T303 6
values[0] 59 1 T53 15 T255 7 T304 18
values[1] 577 1 T19 9 T151 1 T157 17
values[2] 768 1 T14 6 T20 7 T47 1
values[3] 713 1 T150 1 T137 27 T140 16
values[4] 693 1 T17 1 T19 7 T48 1
values[5] 792 1 T13 8 T15 8 T16 12
values[6] 641 1 T52 14 T163 1 T139 13
values[7] 531 1 T3 2 T150 1 T164 26
values[8] 804 1 T47 1 T136 9 T138 2
values[9] 3391 1 T8 9 T12 24 T81 1
minimum 14678 1 T2 20 T3 1 T4 13



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 748 1 T19 9 T47 1 T53 15
values[1] 3224 1 T12 24 T14 6 T20 7
values[2] 749 1 T17 1 T158 1 T137 27
values[3] 567 1 T16 12 T18 4 T19 7
values[4] 792 1 T15 8 T163 1 T54 1
values[5] 626 1 T13 8 T52 14 T136 9
values[6] 549 1 T3 2 T150 1 T164 26
values[7] 749 1 T47 1 T221 5 T136 9
values[8] 692 1 T8 9 T139 13 T188 11
values[9] 285 1 T229 8 T175 1 T224 22
minimum 14678 1 T2 20 T3 1 T4 13



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19456 1 T2 20 T3 3 T4 13
auto[1] 4203 1 T8 3 T13 4 T14 1



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T53 10 T206 12 T233 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T19 1 T47 1 T151 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 310 1 T14 5 T20 5 T156 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1687 1 T12 3 T81 1 T150 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T17 1 T189 12 T239 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T158 1 T137 9 T140 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T16 1 T18 3 T19 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T53 1 T156 1 T208 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T137 8 T220 1 T152 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T15 8 T163 1 T54 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T13 5 T270 13 T305 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T52 14 T136 9 T139 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T150 1 T228 7 T231 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T3 2 T164 13 T175 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T221 3 T136 9 T154 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T47 1 T138 1 T225 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T8 6 T188 9 T222 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T139 13 T152 16 T153 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T190 1 T167 1 T33 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T229 8 T175 1 T224 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14582 1 T2 20 T4 13 T5 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T53 5 T233 2 T236 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T19 8 T157 16 T50 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T14 1 T20 2 T156 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1013 1 T12 21 T141 14 T248 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T189 4 T239 13 T249 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T137 18 T140 15 T146 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T16 11 T18 1 T19 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T53 15 T156 10 T229 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T137 6 T152 6 T233 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T137 1 T229 10 T155 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T13 3 T270 2 T305 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T220 7 T226 13 T241 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T228 9 T231 6 T247 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T164 13 T246 22 T191 18
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T221 2 T233 10 T232 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T138 1 T225 7 T250 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T8 3 T188 2 T56 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T152 11 T153 11 T240 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 33 1 T190 11 T301 1 T306 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T224 12 T300 10 T178 14
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 96 1 T3 1 T40 1 T216 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T301 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T302 3 T303 6 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T53 10 T307 17 T284 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T255 7 T304 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T206 12 T233 1 T253 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T19 1 T151 1 T157 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T14 5 T20 5 T156 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T47 1 T50 4 T223 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T138 15 T235 1 T234 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T150 1 T137 9 T140 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T17 1 T19 1 T48 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T158 1 T208 1 T146 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T13 5 T16 1 T18 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T15 8 T53 1 T156 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T270 13 T305 2 T308 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T52 14 T163 1 T139 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T150 1 T191 4 T309 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T3 2 T164 13 T136 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T136 9 T222 1 T30 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T47 1 T138 1 T225 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T8 6 T221 3 T188 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1745 1 T12 3 T81 1 T141 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14582 1 T2 20 T4 13 T5 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T301 1 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T302 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T53 5 T284 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T304 17 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 75 1 T233 2 T236 1 T310 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T19 8 T157 16 T56 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T14 1 T20 2 T156 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T50 1 T223 16 T155 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T138 15 T235 8 T234 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T137 18 T140 15 T138 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T19 6 T174 12 T189 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T146 9 T229 12 T155 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T13 3 T16 11 T18 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T53 15 T156 10 T137 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T270 2 T305 3 T266 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T220 7 T229 10 T232 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 78 1 T191 5 T35 1 T311 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T164 13 T226 13 T246 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T228 9 T231 6 T232 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T138 1 T225 7 T250 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T8 3 T221 2 T188 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1082 1 T12 21 T141 14 T248 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 96 1 T3 1 T40 1 T216 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T53 6 T206 1 T233 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T19 9 T47 1 T151 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T14 5 T20 5 T156 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1342 1 T12 24 T81 1 T150 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T17 1 T189 5 T239 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T158 1 T137 19 T140 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T16 12 T18 3 T19 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T53 16 T156 11 T208 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T137 7 T220 1 T152 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T15 1 T163 1 T54 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T13 4 T270 3 T305 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T52 1 T136 1 T139 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T150 1 T228 10 T231 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T3 2 T164 14 T175 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T221 3 T136 1 T154 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T47 1 T138 2 T225 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T8 6 T188 3 T222 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T139 1 T152 12 T153 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T190 12 T167 1 T33 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T229 1 T175 1 T224 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14678 1 T2 20 T3 1 T4 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T53 9 T206 11 T253 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T50 1 T136 14 T56 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T14 1 T20 2 T138 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1358 1 T135 33 T138 17 T252 27
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T189 11 T237 11 T265 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T137 8 T146 11 T267 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T18 1 T49 1 T174 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 71 1 T229 13 T251 7 T179 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T137 7 T152 6 T234 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T15 7 T144 13 T229 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T13 4 T270 12 T305 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T52 13 T136 8 T139 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T228 6 T176 11 T247 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T164 12 T246 9 T191 20
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T221 2 T136 8 T154 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T225 8 T256 19 T254 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T8 3 T188 8 T56 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T139 12 T152 15 T153 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T177 2 T192 7 T312 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T229 7 T224 9 T280 6



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T301 2 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T302 2 T303 5 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T53 6 T307 1 T284 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T255 1 T304 18 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T206 1 T233 3 T253 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T19 9 T151 1 T157 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T14 5 T20 5 T156 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T47 1 T50 4 T223 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T138 16 T235 9 T234 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T150 1 T137 19 T140 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T17 1 T19 7 T48 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T158 1 T208 1 T146 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T13 4 T16 12 T18 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T15 1 T53 16 T156 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T270 3 T305 4 T308 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T52 1 T163 1 T139 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T150 1 T191 6 T309 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T3 2 T164 14 T136 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T136 1 T222 1 T30 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T47 1 T138 2 T225 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 341 1 T8 6 T221 3 T188 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1432 1 T12 24 T81 1 T141 16
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14678 1 T2 20 T3 1 T4 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T302 2 T303 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T53 9 T307 16 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T255 6 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T206 11 T253 13 T258 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T136 14 T56 10 T176 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T14 1 T20 2 T227 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T50 1 T223 16 T155 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T138 14 T234 2 T236 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T137 8 T138 17 T28 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T49 1 T174 10 T189 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T146 11 T229 13 T155 18
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T13 4 T18 1 T137 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T15 7 T144 13 T262 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T270 12 T305 1 T266 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T52 13 T139 12 T229 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 66 1 T191 3 T313 7 T314 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T164 12 T136 8 T226 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T136 8 T228 6 T232 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T225 8 T256 19 T254 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T8 3 T221 2 T188 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1395 1 T135 33 T139 12 T252 27



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19456 1 T2 20 T3 3 T4 13
auto[1] auto[0] 4203 1 T8 3 T13 4 T14 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%