dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22473 1 T2 20 T3 14 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19224 1 T2 20 T3 14 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3249 1 T12 1 T13 5 T14 24



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 16744 1 T2 20 T3 14 T4 20
auto[1] 5729 1 T5 7 T12 1 T13 5



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18523 1 T2 20 T3 14 T4 20
auto[1] 3950 1 T5 2 T9 2 T12 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 160 1 T40 6 T46 5 T166 32
values[0] 8 1 T290 8 - - - -
values[1] 651 1 T17 9 T150 16 T141 17
values[2] 563 1 T264 1 T205 1 T263 1
values[3] 704 1 T62 19 T230 14 T98 23
values[4] 2992 1 T12 1 T14 24 T15 13
values[5] 639 1 T150 13 T144 1 T176 12
values[6] 788 1 T13 5 T19 4 T129 3
values[7] 603 1 T9 1 T128 1 T47 25
values[8] 651 1 T5 7 T61 11 T144 1
values[9] 1113 1 T15 12 T16 1 T46 3
minimum 13601 1 T2 20 T3 14 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 682 1 T17 9 T150 16 T141 17
values[1] 520 1 T252 12 T250 2 T246 1
values[2] 700 1 T12 1 T62 19 T230 14
values[3] 3010 1 T14 24 T15 13 T18 16
values[4] 723 1 T129 3 T150 13 T144 1
values[5] 698 1 T13 5 T19 4 T61 28
values[6] 593 1 T128 1 T47 25 T61 11
values[7] 738 1 T5 7 T9 1 T15 12
values[8] 959 1 T16 1 T40 6 T46 5
values[9] 101 1 T166 32 T133 1 T149 24
minimum 13749 1 T2 20 T3 14 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18413 1 T2 20 T3 14 T4 20
auto[1] 4060 1 T5 1 T13 1 T14 11



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T150 1 T141 1 T62 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T17 9 T250 11 T227 20
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T250 1 T149 12 T255 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T252 12 T246 1 T149 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T230 1 T231 11 T154 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T12 1 T62 9 T98 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1614 1 T15 1 T18 16 T20 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T14 12 T144 1 T94 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T150 1 T144 1 T167 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T129 1 T176 12 T133 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T61 15 T53 7 T62 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T13 4 T19 3 T94 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T128 1 T47 13 T61 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T42 1 T95 9 T142 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T5 5 T9 1 T15 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T46 3 T144 1 T152 18
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T16 1 T150 1 T175 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T40 4 T46 1 T25 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T322 5 T293 1 - -
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T166 15 T133 1 T149 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13530 1 T2 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T244 14 T201 5 T261 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T150 15 T141 16 T62 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T250 11 T227 14 T157 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T250 1 T149 6 T255 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T149 6 T276 15 T240 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T230 13 T167 18 T134 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T62 10 T98 11 T232 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1117 1 T15 12 T20 15 T39 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T14 12 T94 10 T143 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T150 12 T167 5 T229 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T129 2 T156 11 T157 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T61 13 T62 10 T27 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T13 1 T19 1 T158 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T47 12 T61 5 T225 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T95 8 T142 15 T225 19
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T5 2 T15 11 T29 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T152 14 T146 21 T134 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T150 3 T153 11 T225 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T40 2 T46 4 T26 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T322 2 T293 2 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T166 17 T149 11 T254 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 156 1 T9 2 T12 1 T13 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T201 2 T323 2 T84 4



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 27 1 T282 1 T239 1 T238 7
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 44 1 T40 4 T46 1 T166 15
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T290 3 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T150 1 T141 1 T62 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T17 9 T157 9 T136 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T264 1 T205 1 T263 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T252 12 T250 11 T149 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T230 1 T167 2 T134 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T62 9 T98 12 T232 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1595 1 T15 1 T18 16 T20 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T12 1 T14 12 T144 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T150 1 T144 1 T229 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T176 12 T143 11 T133 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T61 15 T164 1 T167 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T13 4 T19 3 T129 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T9 1 T128 1 T47 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T42 1 T95 9 T142 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T5 5 T61 6 T96 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T144 1 T152 18 T156 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 316 1 T15 1 T16 1 T150 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 311 1 T46 3 T25 1 T26 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13485 1 T2 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 37 1 T239 1 T238 8 T179 9
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T40 2 T46 4 T166 17
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T290 5 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T150 15 T141 16 T62 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 91 1 T157 7 T136 12 T253 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T250 1 T149 6 T255 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T250 11 T149 6 T227 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T230 13 T167 18 T134 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T62 10 T98 11 T232 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1102 1 T15 12 T20 15 T39 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T14 12 T94 10 T156 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T150 12 T229 2 T294 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T143 6 T156 11 T240 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T61 13 T167 5 T131 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T13 1 T19 1 T129 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T47 12 T62 10 T225 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T95 8 T142 15 T225 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T5 2 T61 5 T29 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T152 14 T156 8 T227 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T15 11 T150 3 T153 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T26 1 T146 21 T250 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 116 1 T9 2 T12 1 T13 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T150 16 T141 17 T62 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T17 1 T250 12 T227 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T250 2 T149 7 T255 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T252 1 T246 1 T149 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T230 14 T231 1 T154 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T12 1 T62 11 T98 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1471 1 T15 13 T18 2 T20 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T14 13 T144 1 T94 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T150 13 T144 1 T167 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T129 3 T176 1 T133 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T61 14 T53 1 T62 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T13 4 T19 3 T94 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T128 1 T47 13 T61 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T42 1 T95 9 T142 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T5 6 T9 1 T15 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T46 1 T144 1 T152 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 289 1 T16 1 T150 4 T175 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T40 5 T46 5 T25 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T322 6 T293 3 - -
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T166 18 T133 1 T149 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13648 1 T2 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T244 1 T201 3 T261 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T62 1 T205 3 T154 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T17 8 T250 10 T227 19
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T149 11 T255 14 T271 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T252 11 T276 14 T249 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T231 10 T154 6 T254 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T62 8 T98 11 T222 20
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1260 1 T18 14 T45 16 T53 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T14 11 T143 10 T156 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T229 8 T273 14 T294 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T176 11 T156 3 T157 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T61 14 T53 6 T62 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T13 1 T19 1 T145 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T47 12 T61 5 T237 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T95 8 T142 4 T225 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T5 1 T96 7 T148 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T46 2 T152 17 T146 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T175 10 T153 11 T226 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T40 1 T26 1 T250 20
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T322 1 - - - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T166 14 T149 12 T254 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 38 1 T262 14 T289 1 T324 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T244 13 T201 4 T261 10



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 50 1 T282 1 T239 2 T238 9
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 68 1 T40 5 T46 5 T166 18
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T290 6 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T150 16 T141 17 T62 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T17 1 T157 8 T136 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T264 1 T205 1 T263 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T252 1 T250 12 T149 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T230 14 T167 20 T134 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T62 11 T98 12 T232 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1453 1 T15 13 T18 2 T20 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T12 1 T14 13 T144 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T150 13 T144 1 T229 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T176 1 T143 7 T133 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T61 14 T164 1 T167 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T13 4 T19 3 T129 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T9 1 T128 1 T47 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T42 1 T95 9 T142 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T5 6 T61 6 T96 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T144 1 T152 15 T156 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T15 12 T16 1 T150 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T46 1 T25 1 T26 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13601 1 T2 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T238 6 T295 7 T322 1
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T40 1 T166 14 T149 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T290 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T62 1 T205 3 T251 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T17 8 T157 8 T238 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T154 9 T149 11 T255 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T252 11 T250 10 T227 19
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T254 13 T276 16 T32 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T62 8 T98 11 T222 20
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1244 1 T18 14 T45 16 T53 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T14 11 T156 8 T239 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T229 8 T294 1 T253 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T176 11 T143 10 T156 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T61 14 T296 13 T273 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T13 1 T19 1 T145 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T47 12 T53 6 T62 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T95 8 T142 4 T225 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T5 1 T61 5 T96 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T152 17 T156 7 T237 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T175 10 T153 11 T226 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T46 2 T26 1 T146 19



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18413 1 T2 20 T3 14 T4 20
auto[1] auto[0] 4060 1 T5 1 T13 1 T14 11

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%