dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22756 1 T1 20 T3 14 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19504 1 T1 20 T3 14 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3252 1 T12 3 T20 10 T40 5



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 16378 1 T1 20 T3 14 T4 20
auto[1] 6378 1 T13 5 T14 3 T18 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18723 1 T1 20 T3 14 T4 20
auto[1] 4033 1 T5 2 T12 1 T13 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 31 1 T343 31 - - - -
values[0] 90 1 T250 17 T320 3 T351 1
values[1] 837 1 T193 31 T54 5 T133 1
values[2] 516 1 T131 1 T191 19 T176 12
values[3] 959 1 T138 16 T146 13 T100 11
values[4] 563 1 T16 1 T150 13 T178 4
values[5] 702 1 T12 3 T14 3 T19 5
values[6] 733 1 T128 21 T131 1 T42 2
values[7] 489 1 T38 12 T131 1 T129 26
values[8] 3141 1 T13 5 T15 27 T18 2
values[9] 1185 1 T11 3 T13 6 T17 16
minimum 13510 1 T1 20 T3 14 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 930 1 T131 1 T193 31 T54 5
values[1] 809 1 T191 19 T176 12 T97 19
values[2] 755 1 T178 4 T138 16 T146 13
values[3] 645 1 T16 1 T41 3 T150 13
values[4] 718 1 T12 3 T14 3 T19 5
values[5] 648 1 T128 21 T38 12 T131 1
values[6] 3006 1 T13 5 T18 2 T80 3
values[7] 694 1 T13 6 T15 27 T17 16
values[8] 814 1 T11 3 T20 10 T79 1
values[9] 189 1 T150 8 T30 4 T146 10
minimum 13548 1 T1 20 T3 14 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18441 1 T1 20 T3 14 T4 20
auto[1] 4315 1 T11 1 T12 1 T13 3



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T131 1 T94 6 T286 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T193 13 T54 1 T133 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T191 14 T97 10 T100 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T176 12 T101 1 T151 19
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T178 1 T138 5 T279 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T138 11 T146 1 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T16 1 T96 1 T182 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T41 3 T150 13 T177 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T14 1 T19 5 T79 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T12 2 T40 5 T146 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T128 12 T131 1 T132 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T38 3 T42 2 T129 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1694 1 T13 3 T18 2 T80 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T178 1 T97 11 T100 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T13 2 T15 15 T17 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T130 1 T128 10 T177 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T11 3 T79 1 T137 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T20 10 T130 1 T129 16
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T146 1 T43 3 T143 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T150 8 T30 3 T298 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13412 1 T1 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T156 10 T352 16 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T213 2 T31 1 T250 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T193 18 T54 4 T100 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T191 5 T97 9 T100 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T101 10 T222 11 T196 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T178 3 T279 2 T257 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T146 12 T165 10 T209 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T279 12 T141 12 T259 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T177 1 T97 2 T44 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T14 2 T152 5 T275 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T12 1 T146 14 T239 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T128 9 T132 2 T149 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T38 9 T129 10 T274 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1047 1 T13 2 T80 2 T136 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T178 7 T100 12 T323 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T13 4 T15 12 T17 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T130 14 T101 9 T149 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T137 5 T177 11 T222 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T130 8 T129 17 T134 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 80 1 T146 9 T43 1 T143 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T30 1 T298 6 T170 21
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T5 2 T16 1 T19 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T352 12 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 17 1 T343 17 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T250 8 T320 1 T351 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T353 12 T169 11 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T94 6 T213 9 T274 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T193 13 T54 1 T133 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T131 1 T191 14 T97 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T176 12 T151 19 T213 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T138 5 T100 1 T279 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T138 11 T146 1 T101 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T16 1 T178 1 T96 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T150 13 T152 19 T276 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T14 1 T19 5 T79 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T12 2 T40 5 T41 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T128 12 T131 1 T129 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T42 2 T178 1 T151 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T131 1 T149 5 T182 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T38 3 T129 16 T97 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1773 1 T13 3 T15 15 T18 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T130 1 T149 11 T292 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 322 1 T11 3 T13 2 T17 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T20 10 T130 1 T128 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13412 1 T1 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T343 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 22 1 T250 9 T320 2 T339 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T353 11 T169 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T213 2 T274 4 T142 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T193 18 T54 4 T100 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T191 5 T97 9 T31 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T213 9 T320 4 T36 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T100 10 T279 2 T252 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T146 12 T101 10 T222 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T178 3 T279 12 T141 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T152 20 T276 10 T165 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T14 2 T275 5 T259 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T12 1 T177 1 T146 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T128 9 T129 10 T132 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T178 7 T274 10 T276 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T149 2 T244 12 T242 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T38 9 T129 10 T100 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1076 1 T13 2 T15 12 T80 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T130 14 T149 11 T301 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 330 1 T13 4 T17 8 T137 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T130 8 T129 17 T30 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T5 2 T16 1 T19 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T131 1 T94 1 T286 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 326 1 T193 19 T54 5 T133 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T191 6 T97 10 T100 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T176 1 T101 11 T151 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T178 4 T138 1 T279 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T138 1 T146 13 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T16 1 T96 1 T182 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T41 2 T150 1 T177 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T14 3 T19 4 T79 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T12 2 T40 4 T146 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T128 10 T131 1 T132 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T38 10 T42 2 T129 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1390 1 T13 3 T18 2 T80 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T178 8 T97 1 T100 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T13 5 T15 13 T17 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T130 15 T128 1 T177 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 285 1 T11 2 T79 1 T137 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T20 1 T130 9 T129 18
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T146 10 T43 3 T143 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T150 1 T30 3 T298 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13510 1 T1 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T156 1 T352 13 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T94 5 T213 8 T31 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T193 12 T39 11 T274 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T191 13 T97 9 T259 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T176 11 T151 18 T222 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T138 4 T279 8 T164 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T138 10 T209 10 T241 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T279 15 T141 13 T259 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T41 1 T150 12 T97 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T19 1 T152 15 T264 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T12 1 T40 1 T255 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T128 11 T132 10 T176 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T38 2 T129 15 T151 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1351 1 T13 2 T46 7 T49 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T97 10 T323 2 T354 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T13 1 T15 14 T17 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T128 9 T149 10 T266 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T11 1 T137 7 T177 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T20 9 T129 15 T134 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T43 1 T143 9 T90 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T150 7 T30 1 T298 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T156 9 T352 15 - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T343 15 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T250 10 T320 3 T351 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T353 12 T169 10 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T94 1 T213 3 T274 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T193 19 T54 5 T133 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T131 1 T191 6 T97 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T176 1 T151 1 T213 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T138 1 T100 11 T279 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T138 1 T146 13 T101 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T16 1 T178 4 T96 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T150 1 T152 21 T276 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T14 3 T19 4 T79 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T12 2 T40 4 T41 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T128 10 T131 1 T129 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T42 2 T178 8 T151 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T131 1 T149 3 T182 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T38 10 T129 11 T97 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1423 1 T13 3 T15 13 T18 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T130 15 T149 12 T292 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 401 1 T11 2 T13 5 T17 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T20 1 T130 9 T128 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13510 1 T1 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 16 1 T343 16 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T250 7 T339 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T353 11 T169 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T94 5 T213 8 T274 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T193 12 T39 11 T274 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T191 13 T97 9 T31 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T176 11 T151 18 T291 17
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T138 4 T279 8 T164 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T138 10 T222 10 T196 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T279 15 T264 5 T141 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T150 12 T152 18 T196 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T19 1 T259 6 T163 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T12 1 T40 1 T41 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T128 11 T129 7 T132 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T151 3 T274 10 T144 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T149 4 T244 9 T242 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T38 2 T129 15 T97 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1426 1 T13 2 T15 14 T46 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T149 10 T266 4 T240 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T11 1 T13 1 T17 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T20 9 T128 9 T150 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18441 1 T1 20 T3 14 T4 20
auto[1] auto[0] 4315 1 T11 1 T12 1 T13 3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%