dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22756 1 T1 20 T3 14 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19100 1 T1 20 T3 14 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3656 1 T13 5 T15 27 T16 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 16680 1 T1 20 T3 14 T4 20
auto[1] 6076 1 T11 3 T14 3 T15 27



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18723 1 T1 20 T3 14 T4 20
auto[1] 4033 1 T5 2 T12 1 T13 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 211 1 T131 1 T150 13 T279 11
values[0] 24 1 T302 13 T318 11 - -
values[1] 739 1 T14 3 T131 1 T42 2
values[2] 921 1 T41 3 T128 21 T133 1
values[3] 675 1 T137 13 T133 1 T149 9
values[4] 534 1 T13 5 T15 27 T38 12
values[5] 609 1 T12 3 T79 1 T130 20
values[6] 621 1 T11 3 T40 5 T128 10
values[7] 840 1 T16 1 T20 10 T130 9
values[8] 543 1 T17 16 T129 18 T149 22
values[9] 3529 1 T13 6 T18 2 T19 5
minimum 13510 1 T1 20 T3 14 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 822 1 T14 3 T41 3 T128 21
values[1] 903 1 T137 13 T133 1 T177 27
values[2] 591 1 T15 27 T100 17 T135 1
values[3] 611 1 T13 5 T130 5 T38 12
values[4] 540 1 T11 3 T12 3 T79 1
values[5] 778 1 T40 5 T191 19 T193 31
values[6] 3178 1 T16 1 T17 16 T18 2
values[7] 549 1 T129 18 T43 4 T134 10
values[8] 982 1 T13 6 T79 1 T150 13
values[9] 107 1 T19 5 T131 1 T177 2
minimum 13695 1 T1 20 T3 14 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18441 1 T1 20 T3 14 T4 20
auto[1] 4315 1 T11 1 T12 1 T13 3



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T14 1 T131 1 T178 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T41 3 T128 12 T42 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T137 8 T133 1 T146 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T177 16 T97 8 T244 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T135 1 T244 10 T205 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T15 15 T100 1 T274 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T130 1 T38 3 T131 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T13 3 T100 1 T151 19
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T11 3 T12 2 T130 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T79 1 T146 1 T276 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T40 5 T177 1 T96 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T191 14 T193 13 T146 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1685 1 T17 8 T18 2 T80 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T16 1 T20 10 T138 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T43 3 T134 8 T182 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T129 8 T39 11 T213 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T13 2 T79 1 T176 7
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 324 1 T150 13 T100 1 T286 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T131 1 T266 5 T156 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T19 5 T177 1 T37 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13441 1 T1 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T141 14 T265 12 T316 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T14 2 T178 3 T213 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T128 9 T129 17 T101 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T137 5 T146 12 T149 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T177 11 T97 2 T244 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T244 12 T239 3 T303 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T15 12 T100 16 T274 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T130 4 T38 9 T260 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T13 2 T100 10 T32 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T12 1 T130 14 T30 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T146 14 T276 10 T240 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T97 9 T101 10 T44 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T191 5 T193 18 T146 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1078 1 T17 8 T80 2 T136 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T149 13 T274 10 T275 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T43 1 T134 2 T279 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T129 10 T39 13 T213 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T13 4 T279 2 T152 20
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T100 12 T134 9 T39 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 11 1 T167 2 T267 9 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T177 1 T37 2 T166 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 129 1 T5 2 T16 1 T19 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T141 12 T349 2 T185 13



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 76 1 T131 1 T279 9 T288 1
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T150 13 T244 11 T257 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T302 1 T318 11 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T14 1 T131 1 T178 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T42 2 T129 16 T101 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T146 1 T182 1 T139 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 331 1 T41 3 T128 12 T133 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T137 8 T133 1 T149 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T274 3 T255 1 T34 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T38 3 T131 1 T150 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T13 3 T15 15 T100 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T12 2 T130 2 T30 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T79 1 T146 1 T151 19
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T11 3 T40 5 T128 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T94 6 T164 14 T153 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T130 1 T129 16 T132 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T16 1 T20 10 T191 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T17 8 T182 1 T284 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T129 8 T149 11 T39 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1741 1 T13 2 T18 2 T79 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 362 1 T19 5 T177 1 T100 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13412 1 T1 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 43 1 T279 2 T288 2 T164 17
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T244 7 T257 7 T166 8
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T302 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T14 2 T178 10 T213 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T129 17 T101 9 T141 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T146 12 T222 11 T274 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T128 9 T177 11 T97 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T137 5 T149 2 T244 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T274 3 T255 1 T34 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T38 9 T260 11 T152 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T13 2 T15 12 T100 26
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T12 1 T130 18 T30 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T146 14 T32 2 T276 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T97 9 T101 10 T31 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T164 13 T320 4 T285 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T130 8 T129 10 T132 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T191 5 T193 18 T146 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T17 8 T209 9 T285 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T129 10 T149 11 T39 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1148 1 T13 4 T80 2 T136 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 278 1 T177 1 T100 12 T134 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T5 2 T16 1 T19 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 274 1 T14 3 T131 1 T178 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T41 2 T128 10 T42 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T137 6 T133 1 T146 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T177 12 T97 3 T244 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T135 1 T244 13 T205 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T15 13 T100 17 T274 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T130 5 T38 10 T131 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T13 3 T100 11 T151 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T11 2 T12 2 T130 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T79 1 T146 15 T276 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T40 4 T177 1 T96 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T191 6 T193 19 T146 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1417 1 T17 9 T18 2 T80 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T16 1 T20 1 T138 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T43 3 T134 3 T182 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T129 11 T39 14 T213 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T13 5 T79 1 T176 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 293 1 T150 1 T100 13 T286 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T131 1 T266 1 T156 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T19 4 T177 2 T37 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13548 1 T1 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T141 13 T265 1 T316 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T213 8 T264 15 T242 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T41 1 T128 11 T129 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T137 7 T149 6 T222 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T177 15 T97 7 T244 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T244 9 T303 10 T322 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T15 14 T274 2 T355 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T38 2 T150 7 T151 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T13 2 T151 18 T259 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T11 1 T12 1 T128 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T248 12 T240 10 T323 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T40 1 T97 9 T44 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T191 13 T193 12 T94 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1346 1 T17 7 T46 7 T49 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T20 9 T138 4 T149 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T43 1 T134 7 T279 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T129 7 T39 10 T259 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T13 1 T176 6 T279 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T150 12 T134 9 T39 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T266 4 T156 9 T267 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T19 1 T37 1 T166 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 22 1 T318 10 T356 12 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T141 13 T265 11 T316 4



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 54 1 T131 1 T279 3 T288 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T150 1 T244 8 T257 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T302 13 T318 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T14 3 T131 1 T178 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T42 2 T129 18 T101 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T146 13 T182 1 T139 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 333 1 T41 2 T128 10 T133 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T137 6 T133 1 T149 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T274 4 T255 2 T34 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T38 10 T131 1 T150 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T13 3 T15 13 T100 28
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T12 2 T130 20 T30 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T79 1 T146 15 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T11 2 T40 4 T128 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T94 1 T164 14 T153 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T130 9 T129 11 T132 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T16 1 T20 1 T191 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T17 9 T182 1 T284 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T129 11 T149 12 T39 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1503 1 T13 5 T18 2 T79 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 342 1 T19 4 T177 2 T100 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13510 1 T1 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 65 1 T279 8 T164 18 T266 4
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T150 12 T244 10 T166 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T318 10 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T213 8 T264 15 T242 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T129 15 T141 13 T265 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T222 10 T274 2 T143 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T41 1 T128 11 T177 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T137 7 T149 6 T244 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T274 2 T34 1 T273 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T38 2 T150 7 T152 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T13 2 T15 14 T261 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T12 1 T30 1 T151 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T151 18 T259 17 T248 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T11 1 T40 1 T128 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T94 5 T164 13 T154 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T129 15 T132 10 T176 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T20 9 T191 13 T193 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T17 7 T284 3 T209 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T129 7 T149 10 T39 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 1386 1 T13 1 T46 7 T49 19
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T19 1 T134 9 T39 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18441 1 T1 20 T3 14 T4 20
auto[1] auto[0] 4315 1 T11 1 T12 1 T13 3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%