dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22756 1 T1 20 T3 14 T4 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19153 1 T1 20 T3 14 T4 20
auto[ADC_CTRL_FILTER_COND_OUT] 3603 1 T11 3 T12 3 T16 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17007 1 T1 20 T3 14 T4 20
auto[1] 5749 1 T13 5 T16 1 T17 16



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18723 1 T1 20 T3 14 T4 20
auto[1] 4033 1 T5 2 T12 1 T13 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 213 1 T15 27 T97 11 T149 7
values[0] 74 1 T268 16 T367 10 T368 15
values[1] 500 1 T79 2 T38 12 T131 1
values[2] 3176 1 T18 2 T19 5 T40 5
values[3] 809 1 T12 3 T13 5 T130 20
values[4] 647 1 T11 3 T13 6 T14 3
values[5] 609 1 T41 3 T150 13 T42 2
values[6] 966 1 T17 16 T128 10 T131 1
values[7] 623 1 T131 1 T176 7 T96 1
values[8] 659 1 T20 10 T137 13 T129 33
values[9] 970 1 T130 9 T128 21 T133 2
minimum 13510 1 T1 20 T3 14 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 665 1 T79 2 T38 12 T131 1
values[1] 3175 1 T13 5 T18 2 T19 5
values[2] 740 1 T12 3 T130 15 T138 11
values[3] 702 1 T11 3 T13 6 T14 3
values[4] 665 1 T17 16 T131 1 T150 13
values[5] 851 1 T128 10 T132 13 T191 19
values[6] 754 1 T131 1 T137 13 T176 7
values[7] 510 1 T20 10 T129 33 T178 8
values[8] 900 1 T15 27 T130 9 T128 21
values[9] 143 1 T177 27 T149 7 T251 14
minimum 13651 1 T1 20 T3 14 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18441 1 T1 20 T3 14 T4 20
auto[1] 4315 1 T11 1 T12 1 T13 3



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T79 1 T38 3 T131 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T79 1 T135 1 T222 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1669 1 T13 3 T18 2 T19 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T40 5 T177 1 T31 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T130 1 T177 1 T97 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T12 2 T138 11 T97 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T13 2 T14 1 T41 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T11 3 T16 1 T94 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T131 1 T150 13 T146 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T17 8 T42 2 T176 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T128 10 T132 11 T191 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T101 1 T182 1 T151 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T131 1 T146 1 T96 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T137 8 T176 7 T30 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T129 16 T178 1 T146 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T20 10 T96 1 T264 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T15 15 T133 1 T97 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T130 1 T128 12 T133 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T149 5 T251 1 T296 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T177 16 - - - -
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13442 1 T1 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T243 1 T249 6 T165 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T38 9 T129 10 T178 3
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T222 11 T279 12 T141 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1046 1 T13 2 T80 2 T136 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T31 1 T242 9 T142 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T130 14 T177 1 T97 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T12 1 T97 9 T134 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T13 4 T14 2 T129 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T100 10 T280 3 T261 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T146 14 T152 5 T301 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T17 8 T100 16 T260 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T132 2 T191 5 T193 18
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T101 9 T274 4 T241 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T146 12 T213 9 T143 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T137 5 T30 1 T279 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T129 17 T178 7 T146 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T244 12 T142 1 T328 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T15 12 T44 1 T134 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T130 8 T128 9 T222 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T149 2 T251 13 T296 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T177 11 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 140 1 T5 2 T16 1 T19 3
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T243 8 T249 7 T165 10



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T15 15 T97 11 T149 5
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T222 1 T264 11 T316 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T268 14 T368 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T367 6 T187 11 T369 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T79 1 T38 3 T131 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T79 1 T243 1 T222 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1668 1 T18 2 T19 5 T80 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T40 5 T177 1 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T13 3 T130 2 T54 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T12 2 T138 11 T149 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T13 2 T14 1 T129 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T11 3 T16 1 T94 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T41 3 T150 13 T146 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T42 2 T182 1 T244 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T128 10 T131 1 T132 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 304 1 T17 8 T176 12 T100 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T131 1 T96 1 T213 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T176 7 T182 1 T279 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T129 16 T178 1 T146 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T20 10 T137 8 T30 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T133 1 T44 4 T134 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 332 1 T130 1 T128 12 T133 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13412 1 T1 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T15 12 T149 2 T33 1
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T222 6 T37 2 T304 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T268 2 T368 14 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T367 4 T187 11 T369 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T38 9 T178 3 T275 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T243 8 T222 11 T279 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1037 1 T80 2 T136 16 T175 21
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T141 12 T242 9 T259 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T13 2 T130 18 T54 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T12 1 T149 11 T39 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T13 4 T14 2 T129 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T97 9 T100 10 T134 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T146 14 T152 25 T255 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T244 11 T240 12 T155 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T132 2 T191 5 T193 18
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T17 8 T100 16 T101 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T213 9 T143 11 T255 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T279 2 T274 4 T32 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T129 17 T178 7 T146 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T137 5 T30 1 T244 19
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T44 1 T134 2 T250 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T130 8 T128 9 T177 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T5 2 T16 1 T19 3



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T79 1 T38 10 T131 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T79 1 T135 1 T222 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1390 1 T13 3 T18 2 T19 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T40 4 T177 1 T31 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T130 15 T177 2 T97 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T12 2 T138 1 T97 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T13 5 T14 3 T41 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T11 2 T16 1 T94 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T131 1 T150 1 T146 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T17 9 T42 2 T176 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T128 1 T132 3 T191 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T101 10 T182 1 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T131 1 T146 13 T96 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T137 6 T176 1 T30 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T129 18 T178 8 T146 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T20 1 T96 1 T264 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T15 13 T133 1 T97 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T130 9 T128 10 T133 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 63 1 T149 3 T251 14 T296 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T177 12 - - - -
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13557 1 T1 20 T3 14 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 49 1 T243 9 T249 8 T165 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T38 2 T150 7 T129 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T222 10 T279 15 T141 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1325 1 T13 2 T19 1 T46 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T40 1 T31 1 T242 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T97 7 T259 17 T284 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T12 1 T138 10 T97 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T13 1 T41 1 T129 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T11 1 T94 5 T144 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T150 12 T152 15 T196 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T17 7 T176 11 T39 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T128 9 T132 10 T191 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T151 3 T274 2 T163 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T143 9 T209 10 T297 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T137 7 T176 6 T30 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T129 15 T274 2 T34 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T20 9 T264 5 T244 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T15 14 T97 10 T44 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T128 11 T264 10 T263 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 53 1 T149 4 T296 9 T185 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T177 15 - - - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T344 12 T268 13 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T249 5 T187 10 T369 5



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 74 1 T15 13 T97 1 T149 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T222 7 T264 1 T316 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T268 3 T368 15 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T367 5 T187 12 T369 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T79 1 T38 10 T131 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T79 1 T243 9 T222 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1382 1 T18 2 T19 4 T80 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T40 4 T177 1 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T13 3 T130 20 T54 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T12 2 T138 1 T149 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T13 5 T14 3 T129 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T11 2 T16 1 T94 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T41 2 T150 1 T146 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T42 2 T182 1 T244 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T128 1 T131 1 T132 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T17 9 T176 1 T100 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T131 1 T96 1 T213 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T176 1 T182 1 T279 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T129 18 T178 8 T146 23
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T20 1 T137 6 T30 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 231 1 T133 1 T44 4 T134 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T130 9 T128 10 T133 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13510 1 T1 20 T3 14 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 98 1 T15 14 T97 10 T149 4
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T264 10 T316 4 T37 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T268 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 20 1 T367 5 T187 10 T369 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T38 2 T150 7 T310 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T222 10 T279 15 T249 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1323 1 T19 1 T46 7 T49 19
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T40 1 T141 13 T242 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T13 2 T97 7 T149 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T12 1 T138 10 T149 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T13 1 T129 7 T138 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T11 1 T94 5 T97 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T41 1 T150 12 T152 33
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T244 10 T248 12 T240 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T128 9 T132 10 T191 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T17 7 T176 11 T39 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T143 9 T209 10 T297 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T176 6 T279 8 T274 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T129 15 T274 2 T34 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T20 9 T137 7 T30 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T44 1 T134 7 T250 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 278 1 T128 11 T177 15 T263 18



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18441 1 T1 20 T3 14 T4 20
auto[1] auto[0] 4315 1 T11 1 T12 1 T13 3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%