dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23145 1 T2 20 T3 20 T4 19



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19660 1 T2 20 T3 20 T4 19
auto[ADC_CTRL_FILTER_COND_OUT] 3485 1 T5 5 T9 6 T12 4



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17316 1 T2 20 T3 20 T4 19
auto[1] 5829 1 T12 4 T13 5 T14 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19319 1 T2 20 T3 20 T4 19
auto[1] 3826 1 T8 1 T9 3 T12 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 11 1 T243 11 - - - -
values[0] 55 1 T272 1 T273 9 T274 14
values[1] 628 1 T16 4 T46 3 T56 10
values[2] 2649 1 T5 5 T13 5 T14 1
values[3] 704 1 T141 10 T35 1 T154 13
values[4] 637 1 T8 6 T9 6 T11 1
values[5] 518 1 T39 2 T139 13 T153 9
values[6] 712 1 T17 15 T85 1 T152 1
values[7] 532 1 T12 4 T85 1 T32 16
values[8] 757 1 T17 9 T141 11 T139 7
values[9] 1398 1 T45 1 T52 4 T144 28
minimum 14544 1 T2 20 T3 20 T4 19



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 953 1 T5 5 T16 4 T46 3
values[1] 2667 1 T13 5 T14 1 T15 10
values[2] 638 1 T9 6 T44 2 T141 10
values[3] 579 1 T8 6 T11 1 T139 13
values[4] 586 1 T17 15 T39 2 T143 18
values[5] 583 1 T85 1 T152 1 T142 1
values[6] 602 1 T12 4 T85 1 T141 11
values[7] 889 1 T17 9 T45 1 T153 3
values[8] 925 1 T139 7 T52 4 T140 7
values[9] 179 1 T169 11 T272 1 T105 28
minimum 14544 1 T2 20 T3 20 T4 19



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19219 1 T2 20 T3 20 T4 19
auto[1] 3926 1 T5 4 T8 1 T9 2



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 291 1 T16 3 T46 1 T232 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T5 5 T56 10 T153 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1374 1 T13 1 T14 1 T15 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T35 1 T148 1 T228 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T44 2 T137 3 T103 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T9 4 T141 1 T35 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T8 5 T11 1 T228 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T139 13 T153 9 T160 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T17 5 T143 7 T182 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T39 2 T148 1 T144 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T140 1 T160 1 T236 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T85 1 T152 1 T142 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T85 1 T149 1 T161 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T12 3 T141 1 T32 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T45 1 T153 3 T53 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 346 1 T17 3 T159 15 T170 16
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T139 7 T140 4 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 243 1 T52 4 T233 15 T146 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 58 1 T272 1 T42 3 T175 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 70 1 T169 11 T105 15 T275 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14435 1 T2 20 T3 20 T4 19
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T16 1 T46 2 T232 16
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T256 6 T237 2 T41 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 945 1 T13 4 T36 10 T201 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T228 6 T231 9 T165 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T137 1 T103 10 T173 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T9 2 T141 9 T233 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T8 1 T228 14 T145 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T160 11 T227 9 T232 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T17 10 T143 11 T182 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T144 14 T227 14 T164 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T140 1 T236 14 T269 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T151 11 T224 4 T276 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 196 1 T149 6 T161 7 T145 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T12 1 T141 10 T32 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T53 2 T54 2 T187 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T17 6 T171 12 T168 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T140 3 T144 14 T149 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T233 19 T146 4 T164 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T175 1 T29 2 T277 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T105 13 T278 11 T279 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 109 1 T9 1 T21 4 T39 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T243 3 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T280 7 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T272 1 T273 9 T274 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T16 3 T46 1 T232 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T56 10 T153 11 T155 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1337 1 T13 1 T14 1 T15 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T5 5 T35 1 T228 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T154 1 T236 12 T137 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T141 1 T35 1 T148 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T8 5 T11 1 T44 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T9 4 T233 10 T160 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T228 15 T182 1 T187 20
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T39 2 T139 13 T153 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T17 5 T143 7 T140 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T85 1 T152 1 T142 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T85 1 T149 1 T161 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T12 3 T32 5 T159 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T139 7 T153 3 T140 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T17 3 T141 1 T140 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 397 1 T45 1 T144 14 T163 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 416 1 T52 4 T233 15 T146 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14435 1 T2 20 T3 20 T4 19
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T243 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T280 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T274 13 T281 10 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T16 1 T46 2 T232 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T155 14 T282 15 T240 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 936 1 T13 4 T36 10 T201 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T228 6 T256 6 T237 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T154 12 T236 2 T137 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T141 9 T248 4 T173 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T8 1 T145 12 T103 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T9 2 T233 8 T160 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T228 14 T182 9 T187 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 106 1 T144 14 T227 14 T283 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T17 10 T143 11 T140 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T151 11 T164 10 T224 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T149 6 T161 7 T41 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T12 1 T32 11 T229 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T140 3 T53 2 T54 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T17 6 T141 10 T140 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T144 14 T149 9 T227 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 309 1 T233 19 T146 4 T164 13
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 109 1 T9 1 T21 4 T39 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T16 3 T46 3 T232 17
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T5 1 T56 1 T153 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1265 1 T13 5 T14 1 T15 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T35 1 T148 1 T228 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T44 2 T137 3 T103 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T9 4 T141 10 T35 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T8 5 T11 1 T228 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T139 1 T153 1 T160 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T17 11 T143 12 T182 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T39 2 T148 1 T144 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T140 2 T160 1 T236 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T85 1 T152 1 T142 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T85 1 T149 7 T161 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T12 3 T141 11 T32 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T45 1 T153 1 T53 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T17 7 T159 1 T170 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T139 1 T140 4 T148 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T52 2 T233 20 T146 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T272 1 T42 1 T175 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T169 1 T105 14 T275 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14544 1 T2 20 T3 20 T4 19
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T16 1 T203 21 T172 13
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T5 4 T56 9 T153 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1054 1 T15 9 T37 14 T139 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T228 6 T183 9 T231 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 78 1 T137 1 T103 9 T90 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T9 2 T233 9 T248 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T8 1 T228 14 T145 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T139 12 T153 8 T227 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T17 4 T143 6 T187 19
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T144 12 T159 12 T227 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T236 13 T269 15 T261 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T224 9 T249 9 T235 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T161 6 T145 6 T224 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 77 1 T12 1 T32 4 T140 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T153 2 T54 1 T145 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 305 1 T17 2 T159 14 T170 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T139 6 T140 3 T144 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T52 2 T233 14 T146 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 47 1 T42 2 T175 1 T194 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T169 10 T105 14 T275 7



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T243 9 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T280 5 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T272 1 T273 1 T274 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T16 3 T46 3 T232 17
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T56 1 T153 1 T155 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1256 1 T13 5 T14 1 T15 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T5 1 T35 1 T228 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T154 13 T236 3 T137 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T141 10 T35 1 T148 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T8 5 T11 1 T44 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T9 4 T233 9 T160 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T228 15 T182 10 T187 15
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T39 2 T139 1 T153 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T17 11 T143 12 T140 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T85 1 T152 1 T142 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T85 1 T149 7 T161 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T12 3 T32 12 T159 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T139 1 T153 1 T140 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T17 7 T141 11 T140 15
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 350 1 T45 1 T144 15 T163 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 368 1 T52 2 T233 20 T146 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14544 1 T2 20 T3 20 T4 19
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T243 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 6 1 T280 6 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T273 8 T281 9 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T16 1 T203 21 T273 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T56 9 T153 10 T155 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1017 1 T15 9 T37 14 T139 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T5 4 T228 6 T183 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T236 11 T137 1 T146 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T248 5 T173 9 T259 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T8 1 T145 10 T103 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T9 2 T233 9 T227 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T228 14 T187 19 T203 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T139 12 T153 8 T144 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T17 4 T143 6 T236 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T164 12 T224 9 T231 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T161 6 T224 19 T269 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T12 1 T32 4 T159 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T139 6 T153 2 T140 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T17 2 T140 13 T170 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 323 1 T144 13 T170 14 T227 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 357 1 T52 2 T233 14 T146 3



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19219 1 T2 20 T3 20 T4 19
auto[1] auto[0] 3926 1 T5 4 T8 1 T9 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%