dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23321 1 T1 20 T2 3 T4 13



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19962 1 T1 20 T2 3 T4 13
auto[ADC_CTRL_FILTER_COND_OUT] 3359 1 T14 13 T18 21 T20 6



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17504 1 T1 20 T2 3 T4 13
auto[1] 5817 1 T13 9 T14 13 T15 4



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19493 1 T1 20 T2 3 T4 13
auto[1] 3828 1 T12 1 T13 13 T15 4



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 20 1 T138 19 T272 1 - -
values[0] 44 1 T209 22 T273 1 T248 7
values[1] 682 1 T38 9 T120 1 T121 8
values[2] 2914 1 T16 1 T17 17 T19 28
values[3] 567 1 T20 3 T40 33 T87 5
values[4] 614 1 T11 6 T87 8 T66 6
values[5] 654 1 T93 6 T120 2 T215 2
values[6] 608 1 T15 4 T53 17 T58 1
values[7] 737 1 T150 33 T136 1 T231 12
values[8] 686 1 T12 2 T13 9 T18 21
values[9] 1219 1 T14 13 T117 8 T52 4
minimum 14576 1 T1 20 T2 3 T4 13



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1008 1 T38 9 T43 2 T120 1
values[1] 2732 1 T16 1 T17 17 T19 28
values[2] 571 1 T40 33 T222 9 T122 3
values[3] 703 1 T87 8 T93 6 T38 13
values[4] 632 1 T11 6 T66 6 T118 13
values[5] 681 1 T15 4 T53 17 T58 1
values[6] 602 1 T13 9 T53 14 T119 1
values[7] 727 1 T12 2 T18 21 T135 1
values[8] 885 1 T14 13 T20 3 T117 8
values[9] 171 1 T184 1 T274 1 T212 26
minimum 14609 1 T1 20 T2 3 T4 13



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19298 1 T1 20 T2 3 T4 13
auto[1] 4023 1 T11 1 T14 12 T15 1



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T38 3 T121 1 T215 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T43 2 T120 1 T221 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1529 1 T16 1 T17 2 T19 28
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T20 2 T87 1 T93 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T122 3 T130 1 T132 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 241 1 T40 15 T222 9 T127 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T87 1 T38 8 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T93 1 T126 1 T120 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T11 6 T66 2 T142 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T118 13 T120 1 T46 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T15 3 T42 3 T167 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T53 17 T58 1 T44 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T13 1 T183 7 T133 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T53 14 T119 1 T136 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 225 1 T12 1 T135 1 T149 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T18 11 T121 1 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T117 1 T52 4 T95 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T14 13 T20 2 T91 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T274 1 T275 1 T276 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T184 1 T212 14 T230 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14492 1 T1 20 T2 3 T4 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T277 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 269 1 T38 6 T121 7 T215 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T221 12 T169 14 T238 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 970 1 T17 15 T41 8 T88 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T20 1 T87 4 T93 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T132 9 T230 3 T278 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T40 18 T130 10 T133 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T87 7 T38 5 T142 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T93 5 T126 2 T215 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T66 4 T142 8 T279 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T219 1 T239 4 T229 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T15 1 T239 1 T241 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T44 1 T150 16 T231 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T13 8 T183 3 T133 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T219 9 T262 10 T252 19
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T12 1 T229 12 T39 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T18 10 T121 9 T130 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T117 7 T95 12 T131 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T20 1 T91 13 T66 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T276 4 T267 15 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 63 1 T212 12 T230 5 T280 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 97 1 T13 5 T15 3 T38 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T277 8 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T138 7 T272 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T209 10 T273 1 T248 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T38 3 T121 1 T177 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T120 1 T221 1 T122 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1583 1 T16 1 T17 2 T19 28
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T43 2 T136 1 T129 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T119 1 T129 1 T177 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T20 2 T40 15 T87 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T11 6 T87 1 T66 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T222 9 T126 1 T130 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T142 1 T163 2 T281 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T93 1 T120 2 T215 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T15 3 T42 3 T167 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T53 17 T58 1 T118 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T183 7 T245 15 T228 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T150 17 T136 1 T231 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T12 1 T13 1 T135 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T18 11 T20 2 T53 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 322 1 T117 1 T52 4 T95 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 344 1 T14 13 T91 10 T66 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14491 1 T1 20 T2 3 T4 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T138 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T209 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T38 6 T121 7 T177 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T221 12 T169 14 T238 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1044 1 T17 15 T41 8 T88 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T251 10 T185 14 T139 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 69 1 T177 9 T230 3 T157 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T20 1 T40 18 T87 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T87 7 T66 4 T38 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T126 2 T130 10 T133 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T142 8 T279 12 T170 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T93 5 T215 1 T131 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T15 1 T239 1 T282 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T44 1 T169 18 T219 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T183 3 T228 1 T241 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T150 16 T231 3 T132 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 206 1 T12 1 T13 8 T133 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T18 10 T20 1 T121 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T117 7 T95 12 T131 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 290 1 T91 13 T66 12 T95 12
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 85 1 T13 5 T15 3 T38 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 319 1 T38 7 T121 8 T215 10
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T43 2 T120 1 T221 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1307 1 T16 1 T17 17 T19 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T20 2 T87 5 T93 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 63 1 T122 1 T130 1 T132 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T40 19 T222 1 T127 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T87 8 T38 6 T135 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T93 6 T126 3 T120 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T11 5 T66 5 T142 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T118 1 T120 1 T46 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T15 3 T42 3 T167 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T53 1 T58 1 T44 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T13 9 T183 4 T133 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T53 1 T119 1 T136 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T12 2 T135 1 T149 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T18 11 T121 10 T130 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 284 1 T117 8 T52 1 T95 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T14 1 T20 3 T91 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T274 1 T275 1 T276 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 76 1 T184 1 T212 13 T230 6
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14589 1 T1 20 T2 3 T4 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T277 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T38 2 T215 10 T128 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T122 16 T169 13 T251 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1192 1 T19 25 T243 8 T154 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T20 1 T93 7 T250 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T122 2 T132 8 T242 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T40 14 T222 8 T89 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T38 7 T216 3 T226 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T266 12 T214 2 T246 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T11 1 T66 1 T144 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T118 12 T239 13 T224 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T15 1 T167 7 T245 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T53 16 T150 16 T231 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 78 1 T183 6 T144 6 T228 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T53 13 T219 3 T262 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T127 1 T229 20 T283 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T18 10 T240 22 T245 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T52 3 T95 10 T132 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T14 12 T91 9 T66 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T276 10 T267 10 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T212 13 T280 10 T263 15
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T277 11 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T138 13 T272 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T209 13 T273 1 T248 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T38 7 T121 8 T177 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T120 1 T221 13 T122 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1386 1 T16 1 T17 17 T19 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T43 2 T136 1 T129 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T119 1 T129 1 T177 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T20 2 T40 19 T87 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 5 T87 8 T66 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T222 1 T126 3 T130 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T142 9 T163 2 T281 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T93 6 T120 2 T215 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T15 3 T42 3 T167 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T53 1 T58 1 T118 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T183 4 T245 1 T228 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T150 17 T136 1 T231 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T12 2 T13 9 T135 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T18 11 T20 3 T53 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 326 1 T117 8 T52 1 T95 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 353 1 T14 1 T91 14 T66 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14576 1 T1 20 T2 3 T4 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 6 1 T138 6 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T209 9 T248 6 T284 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T38 2 T177 10 T138 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T122 16 T169 13 T285 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1241 1 T19 25 T243 8 T154 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T251 8 T185 18 T250 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T177 9 T242 14 T286 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T20 1 T40 14 T93 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 85 1 T11 1 T66 1 T38 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T222 8 T89 1 T266 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T140 11 T214 13 T279 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T239 13 T214 2 T224 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T15 1 T167 7 T144 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T53 16 T118 12 T169 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T183 6 T245 14 T228 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T150 16 T231 8 T132 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T144 6 T138 9 T229 20
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T18 10 T53 13 T245 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 259 1 T52 3 T95 10 T127 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T14 12 T91 9 T66 13



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19298 1 T1 20 T2 3 T4 13
auto[1] auto[0] 4023 1 T11 1 T14 12 T15 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%