dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23282 1 T1 20 T3 20 T4 11



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19762 1 T1 20 T3 20 T4 11
auto[ADC_CTRL_FILTER_COND_OUT] 3520 1 T6 4 T14 25 T36 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17462 1 T1 20 T3 20 T4 11
auto[1] 5820 1 T12 25 T14 2 T36 1



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19546 1 T1 20 T3 20 T4 11
auto[1] 3736 1 T6 2 T10 2 T11 2



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 52 1 T147 10 T212 18 T327 24
values[0] 9 1 T38 4 T328 1 T288 3
values[1] 714 1 T10 2 T37 11 T38 2
values[2] 588 1 T80 1 T133 21 T240 17
values[3] 675 1 T10 2 T36 1 T80 1
values[4] 3089 1 T14 23 T15 2 T16 1
values[5] 651 1 T45 14 T39 1 T176 5
values[6] 829 1 T13 3 T16 1 T34 11
values[7] 484 1 T6 4 T12 25 T132 1
values[8] 798 1 T11 4 T34 28 T130 6
values[9] 891 1 T14 11 T17 9 T34 1
minimum 14502 1 T1 20 T3 20 T4 11



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 792 1 T10 2 T37 11 T38 6
values[1] 673 1 T36 1 T80 1 T133 21
values[2] 674 1 T10 2 T16 1 T46 17
values[3] 3072 1 T14 23 T15 2 T18 19
values[4] 657 1 T13 3 T39 1 T140 14
values[5] 842 1 T12 25 T34 11 T138 3
values[6] 421 1 T6 4 T16 1 T132 1
values[7] 691 1 T11 4 T34 29 T147 12
values[8] 731 1 T14 11 T17 9 T81 9
values[9] 157 1 T56 2 T197 5 T178 8
minimum 14572 1 T1 20 T3 20 T4 11



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19070 1 T1 20 T3 20 T4 11
auto[1] 4212 1 T6 1 T11 1 T12 18



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 298 1 T10 2 T38 1 T134 9
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T37 1 T38 2 T186 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T80 1 T133 11 T188 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T36 1 T191 1 T179 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T10 1 T46 8 T130 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T16 1 T133 1 T191 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1642 1 T15 2 T18 2 T80 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T14 12 T45 30 T133 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T13 2 T39 1 T142 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T140 14 T176 1 T148 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T12 19 T34 1 T138 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T43 4 T201 2 T233 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T16 1 T132 1 T130 6
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T6 3 T167 13 T219 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T11 3 T34 15 T147 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 296 1 T190 11 T189 6 T274 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T14 5 T208 7 T223 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T14 1 T17 9 T81 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 52 1 T56 2 T197 2 T239 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T178 8 T282 12 T85 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14428 1 T1 20 T3 20 T4 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T294 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T38 1 T134 10 T137 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T37 10 T38 2 T138 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T133 10 T181 12 T220 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T191 10 T240 16 T232 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T10 1 T46 9 T138 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T133 8 T191 11 T168 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 990 1 T18 17 T175 8 T131 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T14 11 T45 26 T133 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T13 1 T207 11 T259 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T176 4 T148 9 T256 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T12 6 T34 10 T138 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T43 1 T201 1 T233 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T176 3 T144 6 T202 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 96 1 T6 1 T167 18 T259 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T11 1 T34 14 T141 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T189 4 T203 2 T241 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T14 4 T223 3 T155 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T14 1 T81 8 T176 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T197 3 T239 10 T293 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T282 11 T85 2 T290 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 118 1 T6 1 T10 1 T11 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T294 14 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T212 9 T327 14 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T147 10 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T328 1 T288 1 T289 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T38 2 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T10 2 T38 1 T134 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T37 1 T186 1 T138 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T80 1 T133 11 T181 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T240 1 T187 1 T155 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T10 1 T80 1 T46 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T36 1 T133 1 T191 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1651 1 T15 2 T18 2 T166 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T14 12 T16 1 T45 22
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T39 1 T25 2 T51 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T45 8 T176 1 T215 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T13 2 T16 1 T34 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T43 4 T148 6 T201 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T12 19 T132 1 T138 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T6 3 T167 13 T245 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T11 3 T34 14 T130 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 319 1 T190 11 T189 6 T219 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T14 5 T34 1 T147 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 300 1 T14 1 T17 9 T81 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14397 1 T1 20 T3 20 T4 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 19 1 T212 9 T327 10 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 2 1 T288 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T38 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T38 1 T134 10 T137 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T37 10 T138 6 T198 18
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T133 10 T181 12 T182 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T240 16 T291 10 T232 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T10 1 T46 9 T138 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T133 8 T191 10 T168 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 986 1 T18 17 T175 8 T131 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T14 11 T45 20 T133 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T25 1 T51 6 T207 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T45 6 T176 4 T215 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T13 1 T34 10 T131 22
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T43 1 T148 9 T201 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 62 1 T12 6 T138 2 T176 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T6 1 T167 18 T245 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T11 1 T34 14 T141 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T189 4 T241 10 T259 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T14 4 T223 3 T155 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T14 1 T81 8 T176 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 105 1 T6 1 T10 1 T11 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T10 2 T38 2 T134 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T37 11 T38 4 T186 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T80 1 T133 11 T188 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T36 1 T191 11 T179 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T10 2 T46 10 T130 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T16 1 T133 9 T191 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1324 1 T15 2 T18 19 T80 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T14 12 T45 29 T133 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T13 2 T39 1 T142 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T140 1 T176 5 T148 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T12 7 T34 11 T138 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 288 1 T43 4 T201 2 T233 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T16 1 T132 1 T130 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T6 3 T167 19 T219 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T11 3 T34 16 T147 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T190 1 T189 5 T274 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T14 5 T208 1 T223 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T14 2 T17 1 T81 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 35 1 T56 2 T197 4 T239 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T178 1 T282 12 T85 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14518 1 T1 20 T3 20 T4 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T294 15 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T134 8 T190 8 T137 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T198 16 T192 2 T260 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T133 10 T188 10 T181 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T197 10 T103 8 T292 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T46 7 T130 5 T148 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T168 10 T28 1 T261 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1308 1 T131 12 T154 18 T216 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T14 11 T45 27 T133 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T13 1 T207 11 T143 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T140 13 T148 5 T167 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T12 18 T131 18 T134 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T43 1 T201 1 T245 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T130 5 T144 3 T247 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T6 1 T167 12 T219 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T11 1 T34 13 T147 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T190 10 T189 5 T203 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T14 4 T208 6 T223 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T17 8 T147 9 T140 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T197 1 T293 8 T329 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T178 7 T282 11 T323 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 28 1 T296 16 T330 12 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T294 11 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[0]] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 21 1 T212 10 T327 11 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T147 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T328 1 T288 3 T289 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T38 4 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T10 2 T38 2 T134 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T37 11 T186 1 T138 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T80 1 T133 11 T181 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T240 17 T187 1 T155 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T10 2 T80 1 T46 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T36 1 T133 9 T191 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1322 1 T15 2 T18 19 T166 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T14 12 T16 1 T45 22
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T39 1 T25 2 T51 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T45 7 T176 5 T215 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T13 2 T16 1 T34 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T43 4 T148 10 T201 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T12 7 T132 1 T138 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T6 3 T167 19 T245 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T11 3 T34 15 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T190 1 T189 5 T219 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T14 5 T34 1 T147 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T14 2 T17 1 T81 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14502 1 T1 20 T3 20 T4 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 21 1 T212 8 T327 13 - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T147 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T134 8 T190 8 T137 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T198 16 T192 2 T213 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T133 10 T181 13 T182 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T260 13 T183 2 T295 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T46 7 T188 10 T148 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T168 10 T197 10 T28 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 1315 1 T130 5 T131 12 T154 18
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T14 11 T45 20 T133 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T25 1 T207 11 T143 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T45 7 T215 12 T137 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T13 1 T131 18 T134 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T43 1 T148 5 T201 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 66 1 T12 18 T218 16 T214 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T6 1 T167 12 T245 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T11 1 T34 13 T130 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T190 10 T189 5 T219 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T14 4 T147 11 T208 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T17 8 T140 12 T208 5



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19070 1 T1 20 T3 20 T4 11
auto[1] auto[0] 4212 1 T6 1 T11 1 T12 18

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%