Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
254 |
254 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
| T23 |
1 |
1 |
0 |
0 |
| T24 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3316736 |
3258542 |
0 |
0 |
| T18 |
1418 |
1325 |
0 |
0 |
| T19 |
121 |
22 |
0 |
0 |
| T20 |
3253 |
3168 |
0 |
0 |
| T21 |
101 |
13 |
0 |
0 |
| T22 |
15000 |
14909 |
0 |
0 |
| T23 |
3433 |
3349 |
0 |
0 |
| T24 |
1376 |
1292 |
0 |
0 |
| T25 |
6135 |
6039 |
0 |
0 |
| T31 |
104 |
16 |
0 |
0 |
| T35 |
87 |
24 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3316736 |
3255636 |
0 |
753 |
| T18 |
1418 |
1322 |
0 |
3 |
| T19 |
121 |
19 |
0 |
3 |
| T20 |
3253 |
3165 |
0 |
3 |
| T21 |
101 |
10 |
0 |
3 |
| T22 |
15000 |
14894 |
0 |
3 |
| T23 |
3433 |
3332 |
0 |
2 |
| T24 |
1376 |
1289 |
0 |
3 |
| T25 |
6135 |
6022 |
0 |
2 |
| T31 |
104 |
13 |
0 |
3 |
| T35 |
87 |
21 |
0 |
3 |