Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
253 |
253 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2835933 |
2777684 |
0 |
0 |
| T1 |
9359 |
9264 |
0 |
0 |
| T2 |
116 |
22 |
0 |
0 |
| T3 |
29478 |
28932 |
0 |
0 |
| T4 |
1698 |
30 |
0 |
0 |
| T5 |
28513 |
28390 |
0 |
0 |
| T6 |
7481 |
7389 |
0 |
0 |
| T7 |
9526 |
9080 |
0 |
0 |
| T8 |
110 |
21 |
0 |
0 |
| T9 |
36663 |
35932 |
0 |
0 |
| T10 |
14101 |
13997 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2835933 |
2774650 |
0 |
749 |
| T1 |
9359 |
9261 |
0 |
3 |
| T2 |
116 |
19 |
0 |
3 |
| T3 |
29478 |
28908 |
0 |
3 |
| T4 |
1698 |
3 |
0 |
3 |
| T5 |
28513 |
28357 |
0 |
3 |
| T6 |
7481 |
7386 |
0 |
3 |
| T7 |
9526 |
9062 |
0 |
3 |
| T8 |
110 |
18 |
0 |
3 |
| T9 |
36663 |
35905 |
0 |
3 |
| T10 |
14101 |
13979 |
0 |
3 |