Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
254 |
254 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3235401 |
3175061 |
0 |
0 |
| T1 |
115 |
22 |
0 |
0 |
| T2 |
102 |
18 |
0 |
0 |
| T3 |
72 |
13 |
0 |
0 |
| T4 |
19031 |
18917 |
0 |
0 |
| T5 |
94 |
21 |
0 |
0 |
| T6 |
7947 |
7856 |
0 |
0 |
| T7 |
2086 |
2013 |
0 |
0 |
| T8 |
73 |
19 |
0 |
0 |
| T9 |
5939 |
5869 |
0 |
0 |
| T10 |
74 |
18 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3235401 |
3171942 |
0 |
742 |
| T1 |
115 |
19 |
0 |
3 |
| T2 |
102 |
15 |
0 |
3 |
| T3 |
72 |
10 |
0 |
3 |
| T4 |
19031 |
18884 |
0 |
3 |
| T5 |
94 |
18 |
0 |
3 |
| T6 |
7947 |
7839 |
0 |
2 |
| T7 |
2086 |
2010 |
0 |
3 |
| T8 |
73 |
16 |
0 |
3 |
| T9 |
5939 |
5866 |
0 |
3 |
| T10 |
74 |
15 |
0 |
3 |