Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
255 |
255 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3154985 |
3095484 |
0 |
0 |
| T1 |
13258 |
12477 |
0 |
0 |
| T2 |
90 |
15 |
0 |
0 |
| T3 |
87 |
15 |
0 |
0 |
| T4 |
92 |
23 |
0 |
0 |
| T5 |
9352 |
9243 |
0 |
0 |
| T6 |
74 |
24 |
0 |
0 |
| T7 |
108 |
18 |
0 |
0 |
| T8 |
32202 |
32046 |
0 |
0 |
| T9 |
871 |
181 |
0 |
0 |
| T11 |
1481 |
2 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3154985 |
3092305 |
0 |
752 |
| T1 |
13258 |
12450 |
0 |
3 |
| T2 |
90 |
12 |
0 |
3 |
| T3 |
87 |
12 |
0 |
3 |
| T4 |
92 |
20 |
0 |
3 |
| T5 |
9352 |
9226 |
0 |
2 |
| T6 |
74 |
21 |
0 |
3 |
| T7 |
108 |
15 |
0 |
3 |
| T8 |
32202 |
32013 |
0 |
3 |
| T9 |
871 |
155 |
0 |
3 |
| T10 |
0 |
32430 |
0 |
0 |
| T11 |
1481 |
0 |
0 |
2 |