Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
242 |
242 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3054052 |
2999767 |
0 |
0 |
| T1 |
39876 |
39186 |
0 |
0 |
| T2 |
8100 |
7998 |
0 |
0 |
| T3 |
55656 |
54808 |
0 |
0 |
| T4 |
99 |
22 |
0 |
0 |
| T5 |
7399 |
7306 |
0 |
0 |
| T6 |
59711 |
59206 |
0 |
0 |
| T7 |
4187 |
4137 |
0 |
0 |
| T8 |
80 |
29 |
0 |
0 |
| T9 |
86 |
16 |
0 |
0 |
| T11 |
1608 |
2 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3054052 |
2997104 |
0 |
717 |
| T1 |
39876 |
39162 |
0 |
3 |
| T2 |
8100 |
7980 |
0 |
3 |
| T3 |
55656 |
54781 |
0 |
3 |
| T4 |
99 |
19 |
0 |
3 |
| T5 |
7399 |
7303 |
0 |
3 |
| T6 |
59711 |
59185 |
0 |
3 |
| T7 |
4187 |
4134 |
0 |
3 |
| T8 |
80 |
26 |
0 |
3 |
| T9 |
86 |
13 |
0 |
3 |
| T10 |
0 |
17 |
0 |
0 |
| T11 |
1608 |
0 |
0 |
2 |