Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3196586 |
3135459 |
0 |
0 |
| T1 |
55949 |
55166 |
0 |
0 |
| T2 |
86 |
18 |
0 |
0 |
| T3 |
9429 |
9330 |
0 |
0 |
| T4 |
13177 |
12575 |
0 |
0 |
| T5 |
86 |
23 |
0 |
0 |
| T6 |
11119 |
11066 |
0 |
0 |
| T7 |
18282 |
18128 |
0 |
0 |
| T8 |
6032 |
5942 |
0 |
0 |
| T9 |
3850 |
3755 |
0 |
0 |
| T10 |
14996 |
14222 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3196586 |
3132372 |
0 |
735 |
| T1 |
55949 |
55139 |
0 |
3 |
| T2 |
86 |
15 |
0 |
3 |
| T3 |
9429 |
9327 |
0 |
3 |
| T4 |
13177 |
12551 |
0 |
3 |
| T5 |
86 |
20 |
0 |
3 |
| T6 |
11119 |
11063 |
0 |
3 |
| T7 |
18282 |
18096 |
0 |
2 |
| T8 |
6032 |
5939 |
0 |
3 |
| T9 |
3850 |
3752 |
0 |
3 |
| T10 |
14996 |
14192 |
0 |
3 |