Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2956877 |
2898190 |
0 |
0 |
| T1 |
127314 |
126781 |
0 |
0 |
| T2 |
2363 |
2277 |
0 |
0 |
| T3 |
92 |
34 |
0 |
0 |
| T4 |
11988 |
11932 |
0 |
0 |
| T5 |
81279 |
80644 |
0 |
0 |
| T6 |
16618 |
16509 |
0 |
0 |
| T7 |
123 |
27 |
0 |
0 |
| T8 |
33579 |
33470 |
0 |
0 |
| T9 |
106 |
25 |
0 |
0 |
| T10 |
115 |
26 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2956877 |
2895334 |
0 |
728 |
| T1 |
127314 |
126760 |
0 |
3 |
| T2 |
2363 |
2274 |
0 |
3 |
| T3 |
92 |
31 |
0 |
3 |
| T4 |
11988 |
11929 |
0 |
3 |
| T5 |
81279 |
80620 |
0 |
3 |
| T6 |
16618 |
16491 |
0 |
3 |
| T7 |
123 |
24 |
0 |
3 |
| T8 |
33579 |
33437 |
0 |
3 |
| T9 |
106 |
22 |
0 |
3 |
| T10 |
115 |
23 |
0 |
3 |