Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3284199 |
3227286 |
0 |
0 |
| T1 |
15698 |
15567 |
0 |
0 |
| T2 |
13175 |
12490 |
0 |
0 |
| T3 |
8146 |
7982 |
0 |
0 |
| T4 |
15647 |
14825 |
0 |
0 |
| T5 |
7985 |
7168 |
0 |
0 |
| T6 |
86 |
20 |
0 |
0 |
| T7 |
21486 |
20553 |
0 |
0 |
| T8 |
2404 |
2330 |
0 |
0 |
| T9 |
13629 |
13497 |
0 |
0 |
| T10 |
47214 |
46007 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3284199 |
3224289 |
0 |
729 |
| T1 |
15698 |
15535 |
0 |
2 |
| T2 |
13175 |
12467 |
0 |
3 |
| T3 |
8146 |
7949 |
0 |
3 |
| T4 |
15647 |
14795 |
0 |
3 |
| T5 |
7985 |
7141 |
0 |
3 |
| T6 |
86 |
17 |
0 |
3 |
| T7 |
21486 |
20517 |
0 |
3 |
| T8 |
2404 |
2327 |
0 |
3 |
| T9 |
13629 |
13464 |
0 |
3 |
| T10 |
47214 |
45970 |
0 |
3 |