Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
244 |
244 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2931813 |
2874188 |
0 |
0 |
| T1 |
111 |
14 |
0 |
0 |
| T2 |
6983 |
6895 |
0 |
0 |
| T3 |
94 |
23 |
0 |
0 |
| T4 |
6231 |
6112 |
0 |
0 |
| T5 |
114211 |
114099 |
0 |
0 |
| T6 |
129897 |
129794 |
0 |
0 |
| T7 |
5487 |
5398 |
0 |
0 |
| T8 |
4418 |
4325 |
0 |
0 |
| T9 |
119 |
27 |
0 |
0 |
| T10 |
77 |
18 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2931813 |
2871490 |
0 |
721 |
| T1 |
111 |
11 |
0 |
3 |
| T2 |
6983 |
6892 |
0 |
3 |
| T3 |
94 |
20 |
0 |
3 |
| T4 |
6231 |
6094 |
0 |
3 |
| T5 |
114211 |
114069 |
0 |
3 |
| T6 |
129897 |
129761 |
0 |
3 |
| T7 |
5487 |
5395 |
0 |
3 |
| T8 |
4418 |
4322 |
0 |
3 |
| T9 |
119 |
24 |
0 |
3 |
| T10 |
77 |
15 |
0 |
3 |