Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2984530 |
2926293 |
0 |
0 |
| T1 |
11024 |
10934 |
0 |
0 |
| T2 |
81 |
17 |
0 |
0 |
| T3 |
5369 |
5287 |
0 |
0 |
| T4 |
22290 |
21481 |
0 |
0 |
| T5 |
20644 |
19904 |
0 |
0 |
| T6 |
10624 |
10468 |
0 |
0 |
| T7 |
1684 |
1584 |
0 |
0 |
| T8 |
2970 |
2188 |
0 |
0 |
| T9 |
2499 |
2393 |
0 |
0 |
| T10 |
25297 |
25176 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2984530 |
2923420 |
0 |
727 |
| T1 |
11024 |
10931 |
0 |
3 |
| T2 |
81 |
14 |
0 |
3 |
| T3 |
5369 |
5284 |
0 |
3 |
| T4 |
22290 |
21451 |
0 |
3 |
| T5 |
20644 |
19877 |
0 |
3 |
| T6 |
10624 |
10435 |
0 |
3 |
| T7 |
1684 |
1581 |
0 |
3 |
| T8 |
2970 |
2158 |
0 |
3 |
| T9 |
2499 |
2375 |
0 |
3 |
| T10 |
25297 |
25143 |
0 |
3 |