Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
244 |
244 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3038163 |
2985044 |
0 |
0 |
| T1 |
70 |
19 |
0 |
0 |
| T2 |
24481 |
23835 |
0 |
0 |
| T3 |
128 |
37 |
0 |
0 |
| T4 |
92 |
31 |
0 |
0 |
| T5 |
90 |
14 |
0 |
0 |
| T6 |
101 |
30 |
0 |
0 |
| T7 |
75 |
15 |
0 |
0 |
| T8 |
87 |
27 |
0 |
0 |
| T9 |
6780 |
6718 |
0 |
0 |
| T10 |
8041 |
7880 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3038163 |
2982357 |
0 |
720 |
| T1 |
70 |
16 |
0 |
3 |
| T2 |
24481 |
23811 |
0 |
3 |
| T3 |
128 |
34 |
0 |
3 |
| T4 |
92 |
28 |
0 |
3 |
| T5 |
90 |
11 |
0 |
3 |
| T6 |
101 |
27 |
0 |
3 |
| T7 |
75 |
12 |
0 |
3 |
| T8 |
87 |
24 |
0 |
3 |
| T9 |
6780 |
6715 |
0 |
3 |
| T10 |
8041 |
7847 |
0 |
3 |