Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
244 |
244 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2874395 |
2816711 |
0 |
0 |
| T1 |
4543 |
4463 |
0 |
0 |
| T2 |
77 |
21 |
0 |
0 |
| T3 |
90 |
29 |
0 |
0 |
| T4 |
69 |
17 |
0 |
0 |
| T5 |
4952 |
4886 |
0 |
0 |
| T6 |
2133 |
2079 |
0 |
0 |
| T7 |
25879 |
25250 |
0 |
0 |
| T8 |
85 |
15 |
0 |
0 |
| T9 |
1706 |
1628 |
0 |
0 |
| T11 |
826 |
10 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2874395 |
2813960 |
0 |
721 |
| T1 |
4543 |
4460 |
0 |
3 |
| T2 |
77 |
18 |
0 |
3 |
| T3 |
90 |
26 |
0 |
3 |
| T4 |
69 |
14 |
0 |
3 |
| T5 |
4952 |
4883 |
0 |
3 |
| T6 |
2133 |
2076 |
0 |
3 |
| T7 |
25879 |
25229 |
0 |
3 |
| T8 |
85 |
12 |
0 |
3 |
| T9 |
1706 |
1625 |
0 |
3 |
| T11 |
826 |
2 |
0 |
3 |