Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3133902 |
3076907 |
0 |
0 |
| T1 |
10579 |
10515 |
0 |
0 |
| T2 |
10351 |
10252 |
0 |
0 |
| T3 |
95 |
13 |
0 |
0 |
| T4 |
8653 |
8537 |
0 |
0 |
| T5 |
10130 |
10057 |
0 |
0 |
| T6 |
6168 |
6035 |
0 |
0 |
| T7 |
90 |
22 |
0 |
0 |
| T8 |
3324 |
3214 |
0 |
0 |
| T9 |
76 |
17 |
0 |
0 |
| T11 |
830 |
17 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3133902 |
3074026 |
0 |
727 |
| T1 |
10579 |
10512 |
0 |
3 |
| T2 |
10351 |
10249 |
0 |
3 |
| T3 |
95 |
10 |
0 |
3 |
| T4 |
8653 |
8519 |
0 |
3 |
| T5 |
10130 |
10054 |
0 |
3 |
| T6 |
6168 |
6002 |
0 |
3 |
| T7 |
90 |
19 |
0 |
3 |
| T8 |
3324 |
3197 |
0 |
2 |
| T9 |
76 |
14 |
0 |
3 |
| T11 |
830 |
4 |
0 |
3 |