Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3060173 |
3001299 |
0 |
0 |
| T1 |
24924 |
24786 |
0 |
0 |
| T2 |
95 |
17 |
0 |
0 |
| T3 |
2438 |
2379 |
0 |
0 |
| T4 |
60197 |
60067 |
0 |
0 |
| T5 |
103 |
17 |
0 |
0 |
| T6 |
22200 |
21213 |
0 |
0 |
| T7 |
959 |
871 |
0 |
0 |
| T8 |
84601 |
84108 |
0 |
0 |
| T9 |
2125 |
2034 |
0 |
0 |
| T10 |
37761 |
36642 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3060173 |
2998475 |
0 |
734 |
| T1 |
24924 |
24753 |
0 |
3 |
| T2 |
95 |
14 |
0 |
3 |
| T3 |
2438 |
2376 |
0 |
3 |
| T4 |
60197 |
60034 |
0 |
3 |
| T5 |
103 |
14 |
0 |
3 |
| T6 |
22200 |
21185 |
0 |
3 |
| T7 |
959 |
868 |
0 |
3 |
| T8 |
84601 |
84090 |
0 |
3 |
| T9 |
2125 |
2017 |
0 |
2 |
| T10 |
37761 |
36606 |
0 |
3 |