Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3521438 |
3463915 |
0 |
0 |
| T1 |
44455 |
44299 |
0 |
0 |
| T2 |
8265 |
8136 |
0 |
0 |
| T3 |
96 |
20 |
0 |
0 |
| T4 |
5091 |
5013 |
0 |
0 |
| T5 |
26188 |
26028 |
0 |
0 |
| T6 |
18453 |
18307 |
0 |
0 |
| T7 |
12142 |
12066 |
0 |
0 |
| T8 |
2646 |
2595 |
0 |
0 |
| T9 |
50058 |
48837 |
0 |
0 |
| T10 |
77423 |
76684 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3521438 |
3461007 |
0 |
741 |
| T1 |
44455 |
44266 |
0 |
3 |
| T2 |
8265 |
8106 |
0 |
3 |
| T3 |
96 |
17 |
0 |
3 |
| T4 |
5091 |
5010 |
0 |
3 |
| T5 |
26188 |
25998 |
0 |
3 |
| T6 |
18453 |
18277 |
0 |
3 |
| T7 |
12142 |
12048 |
0 |
3 |
| T8 |
2646 |
2592 |
0 |
3 |
| T9 |
50058 |
48796 |
0 |
3 |
| T10 |
77423 |
76657 |
0 |
3 |