Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
242 |
242 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2712983 |
2658155 |
0 |
0 |
| T1 |
121 |
24 |
0 |
0 |
| T2 |
21577 |
21465 |
0 |
0 |
| T3 |
19667 |
19539 |
0 |
0 |
| T4 |
92 |
18 |
0 |
0 |
| T5 |
71 |
16 |
0 |
0 |
| T6 |
139 |
42 |
0 |
0 |
| T7 |
8472 |
8380 |
0 |
0 |
| T8 |
107 |
14 |
0 |
0 |
| T9 |
16212 |
16089 |
0 |
0 |
| T10 |
36120 |
35360 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2712983 |
2655506 |
0 |
716 |
| T1 |
121 |
21 |
0 |
3 |
| T2 |
21577 |
21432 |
0 |
3 |
| T3 |
19667 |
19521 |
0 |
3 |
| T4 |
92 |
15 |
0 |
3 |
| T5 |
71 |
13 |
0 |
3 |
| T6 |
139 |
39 |
0 |
3 |
| T7 |
8472 |
8377 |
0 |
3 |
| T8 |
107 |
11 |
0 |
3 |
| T9 |
16212 |
16071 |
0 |
3 |
| T10 |
36120 |
35335 |
0 |
3 |