Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
242 |
242 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2873176 |
2812301 |
0 |
0 |
| T1 |
11859 |
11711 |
0 |
0 |
| T2 |
23757 |
22617 |
0 |
0 |
| T3 |
14078 |
13963 |
0 |
0 |
| T4 |
6222 |
6164 |
0 |
0 |
| T5 |
10943 |
10031 |
0 |
0 |
| T6 |
87096 |
86986 |
0 |
0 |
| T7 |
41058 |
40955 |
0 |
0 |
| T8 |
69 |
15 |
0 |
0 |
| T9 |
86 |
19 |
0 |
0 |
| T10 |
85 |
24 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2873176 |
2809523 |
0 |
715 |
| T1 |
11859 |
11678 |
0 |
3 |
| T2 |
23757 |
22575 |
0 |
3 |
| T3 |
14078 |
13934 |
0 |
2 |
| T4 |
6222 |
6161 |
0 |
3 |
| T5 |
10943 |
9999 |
0 |
3 |
| T6 |
87096 |
86968 |
0 |
3 |
| T7 |
41058 |
40937 |
0 |
3 |
| T8 |
69 |
12 |
0 |
3 |
| T9 |
86 |
16 |
0 |
3 |
| T10 |
85 |
21 |
0 |
3 |