Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
242 |
242 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2627077 |
2570201 |
0 |
0 |
| T1 |
23621 |
23500 |
0 |
0 |
| T2 |
91 |
21 |
0 |
0 |
| T3 |
87 |
19 |
0 |
0 |
| T4 |
7903 |
7805 |
0 |
0 |
| T5 |
63119 |
62968 |
0 |
0 |
| T6 |
3203 |
3134 |
0 |
0 |
| T7 |
38072 |
37043 |
0 |
0 |
| T8 |
7322 |
7227 |
0 |
0 |
| T9 |
1419 |
1357 |
0 |
0 |
| T10 |
8864 |
8742 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2627077 |
2567542 |
0 |
714 |
| T1 |
23621 |
23467 |
0 |
3 |
| T2 |
91 |
18 |
0 |
3 |
| T3 |
87 |
16 |
0 |
3 |
| T4 |
7903 |
7802 |
0 |
3 |
| T5 |
63119 |
62935 |
0 |
3 |
| T6 |
3203 |
3131 |
0 |
3 |
| T7 |
38072 |
37010 |
0 |
3 |
| T8 |
7322 |
7224 |
0 |
3 |
| T9 |
1419 |
1354 |
0 |
3 |
| T10 |
8864 |
8725 |
0 |
2 |