Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2647325 |
2591898 |
0 |
0 |
| T1 |
15522 |
15407 |
0 |
0 |
| T2 |
34719 |
34621 |
0 |
0 |
| T3 |
23725 |
22794 |
0 |
0 |
| T4 |
90 |
15 |
0 |
0 |
| T5 |
6371 |
6249 |
0 |
0 |
| T6 |
74 |
20 |
0 |
0 |
| T7 |
6995 |
6924 |
0 |
0 |
| T8 |
11749 |
11653 |
0 |
0 |
| T9 |
113 |
20 |
0 |
0 |
| T10 |
4241 |
4180 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2647325 |
2589201 |
0 |
721 |
| T1 |
15522 |
15389 |
0 |
3 |
| T2 |
34719 |
34591 |
0 |
3 |
| T3 |
23725 |
22760 |
0 |
3 |
| T4 |
90 |
12 |
0 |
3 |
| T5 |
6371 |
6232 |
0 |
2 |
| T6 |
74 |
17 |
0 |
3 |
| T7 |
6995 |
6921 |
0 |
3 |
| T8 |
11749 |
11638 |
0 |
3 |
| T9 |
113 |
17 |
0 |
3 |
| T10 |
4241 |
4177 |
0 |
3 |