Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241 |
241 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2912674 |
2858021 |
0 |
0 |
| T1 |
2501 |
1999 |
0 |
0 |
| T2 |
93 |
19 |
0 |
0 |
| T3 |
4247 |
4182 |
0 |
0 |
| T4 |
21041 |
20436 |
0 |
0 |
| T5 |
11972 |
11908 |
0 |
0 |
| T6 |
1217 |
1127 |
0 |
0 |
| T7 |
26989 |
25988 |
0 |
0 |
| T8 |
95 |
19 |
0 |
0 |
| T9 |
10885 |
10808 |
0 |
0 |
| T10 |
10590 |
10507 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2912674 |
2855301 |
0 |
711 |
| T1 |
2501 |
1977 |
0 |
3 |
| T2 |
93 |
16 |
0 |
3 |
| T3 |
4247 |
4179 |
0 |
3 |
| T4 |
21041 |
20412 |
0 |
3 |
| T5 |
11972 |
11905 |
0 |
3 |
| T6 |
1217 |
1124 |
0 |
3 |
| T7 |
26989 |
25956 |
0 |
3 |
| T8 |
95 |
16 |
0 |
3 |
| T9 |
10885 |
10805 |
0 |
3 |
| T10 |
10590 |
10504 |
0 |
3 |