Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3467330 |
3412712 |
0 |
0 |
| T1 |
10636 |
10548 |
0 |
0 |
| T2 |
116 |
18 |
0 |
0 |
| T3 |
80 |
23 |
0 |
0 |
| T4 |
80 |
19 |
0 |
0 |
| T5 |
88722 |
88297 |
0 |
0 |
| T6 |
85 |
15 |
0 |
0 |
| T7 |
111 |
17 |
0 |
0 |
| T8 |
3995 |
3920 |
0 |
0 |
| T9 |
79 |
17 |
0 |
0 |
| T10 |
108 |
15 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3467330 |
3409895 |
0 |
729 |
| T1 |
10636 |
10530 |
0 |
3 |
| T2 |
116 |
15 |
0 |
3 |
| T3 |
80 |
20 |
0 |
3 |
| T4 |
80 |
16 |
0 |
3 |
| T5 |
88722 |
88276 |
0 |
3 |
| T6 |
85 |
12 |
0 |
3 |
| T7 |
111 |
14 |
0 |
3 |
| T8 |
3995 |
3917 |
0 |
3 |
| T9 |
79 |
14 |
0 |
3 |
| T10 |
108 |
12 |
0 |
3 |