Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
249 |
249 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2760521 |
2703184 |
0 |
0 |
| T1 |
80 |
22 |
0 |
0 |
| T2 |
94 |
41 |
0 |
0 |
| T3 |
10019 |
9898 |
0 |
0 |
| T4 |
3180 |
3105 |
0 |
0 |
| T5 |
6679 |
6606 |
0 |
0 |
| T6 |
1316 |
1261 |
0 |
0 |
| T7 |
77 |
18 |
0 |
0 |
| T8 |
38524 |
37430 |
0 |
0 |
| T9 |
4972 |
4915 |
0 |
0 |
| T11 |
1579 |
8 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2760521 |
2700320 |
0 |
731 |
| T1 |
80 |
19 |
0 |
3 |
| T2 |
94 |
38 |
0 |
3 |
| T3 |
10019 |
9881 |
0 |
2 |
| T4 |
3180 |
3102 |
0 |
3 |
| T5 |
6679 |
6603 |
0 |
3 |
| T6 |
1316 |
1258 |
0 |
3 |
| T7 |
77 |
15 |
0 |
3 |
| T8 |
38524 |
37388 |
0 |
3 |
| T9 |
4972 |
4912 |
0 |
3 |
| T10 |
0 |
19580 |
0 |
0 |
| T11 |
1579 |
0 |
0 |
3 |