Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2861911 |
2801035 |
0 |
0 |
| T1 |
4204 |
4124 |
0 |
0 |
| T2 |
12563 |
11831 |
0 |
0 |
| T3 |
7025 |
6931 |
0 |
0 |
| T4 |
5330 |
5271 |
0 |
0 |
| T5 |
100 |
15 |
0 |
0 |
| T6 |
278 |
187 |
0 |
0 |
| T7 |
22770 |
22626 |
0 |
0 |
| T8 |
5334 |
5252 |
0 |
0 |
| T9 |
4784 |
4686 |
0 |
0 |
| T10 |
30237 |
30119 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2861911 |
2798200 |
0 |
723 |
| T1 |
4204 |
4107 |
0 |
2 |
| T2 |
12563 |
11805 |
0 |
3 |
| T3 |
7025 |
6928 |
0 |
3 |
| T4 |
5330 |
5268 |
0 |
3 |
| T5 |
100 |
12 |
0 |
3 |
| T6 |
278 |
184 |
0 |
3 |
| T7 |
22770 |
22593 |
0 |
3 |
| T8 |
5334 |
5249 |
0 |
3 |
| T9 |
4784 |
4683 |
0 |
3 |
| T10 |
30237 |
30086 |
0 |
3 |