Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2890412 |
2831814 |
0 |
0 |
| T1 |
115 |
18 |
0 |
0 |
| T2 |
87 |
19 |
0 |
0 |
| T3 |
117 |
17 |
0 |
0 |
| T4 |
74 |
21 |
0 |
0 |
| T5 |
79 |
20 |
0 |
0 |
| T6 |
70 |
20 |
0 |
0 |
| T7 |
5777 |
5721 |
0 |
0 |
| T8 |
39141 |
39024 |
0 |
0 |
| T9 |
94 |
27 |
0 |
0 |
| T10 |
111 |
22 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2890412 |
2829027 |
0 |
727 |
| T1 |
115 |
15 |
0 |
3 |
| T2 |
87 |
16 |
0 |
3 |
| T3 |
117 |
14 |
0 |
3 |
| T4 |
74 |
18 |
0 |
3 |
| T5 |
79 |
17 |
0 |
3 |
| T6 |
70 |
17 |
0 |
3 |
| T7 |
5777 |
5718 |
0 |
3 |
| T8 |
39141 |
39006 |
0 |
3 |
| T9 |
94 |
24 |
0 |
3 |
| T10 |
111 |
19 |
0 |
3 |