Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3217636 |
3160352 |
0 |
0 |
| T1 |
17873 |
17756 |
0 |
0 |
| T2 |
6963 |
6890 |
0 |
0 |
| T3 |
113521 |
112797 |
0 |
0 |
| T4 |
3548 |
3461 |
0 |
0 |
| T5 |
109 |
27 |
0 |
0 |
| T6 |
66 |
16 |
0 |
0 |
| T7 |
104 |
17 |
0 |
0 |
| T8 |
81 |
16 |
0 |
0 |
| T9 |
85 |
17 |
0 |
0 |
| T11 |
827 |
11 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3217636 |
3157445 |
0 |
729 |
| T1 |
17873 |
17723 |
0 |
3 |
| T2 |
6963 |
6887 |
0 |
3 |
| T3 |
113521 |
112770 |
0 |
3 |
| T4 |
3548 |
3458 |
0 |
3 |
| T5 |
109 |
24 |
0 |
3 |
| T6 |
66 |
13 |
0 |
3 |
| T7 |
104 |
14 |
0 |
3 |
| T8 |
81 |
13 |
0 |
3 |
| T9 |
85 |
14 |
0 |
3 |
| T11 |
827 |
2 |
0 |
3 |